Home
last modified time | relevance | path

Searched refs:performance_level_count (Results 1 – 12 of 12) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/radeon/
Dni_dpm.c807 for (i = 0; i < ps->performance_level_count; i++) { in ni_apply_state_adjust_rules()
824 ps->performance_levels[ps->performance_level_count - 1].mclk; in ni_apply_state_adjust_rules()
826 ps->performance_levels[ps->performance_level_count - 1].vddci; in ni_apply_state_adjust_rules()
833 for (i = 1; i < ps->performance_level_count; i++) { in ni_apply_state_adjust_rules()
844 for (i = 1; i < ps->performance_level_count; i++) { in ni_apply_state_adjust_rules()
850 for (i = 0; i < ps->performance_level_count; i++) { in ni_apply_state_adjust_rules()
855 for (i = 1; i < ps->performance_level_count; i++) { in ni_apply_state_adjust_rules()
863 for (i = 1; i < ps->performance_level_count; i++) in ni_apply_state_adjust_rules()
868 for (i = 0; i < ps->performance_level_count; i++) in ni_apply_state_adjust_rules()
872 for (i = 0; i < ps->performance_level_count; i++) { in ni_apply_state_adjust_rules()
[all …]
Dsi_dpm.c2244 if (state->performance_level_count == 0) in si_populate_power_containment_values()
2247 if (smc_state->levelCount != state->performance_level_count) in si_populate_power_containment_values()
2258 for (i = 1; i < state->performance_level_count; i++) { in si_populate_power_containment_values()
2326 if (state->performance_level_count == 0) in si_populate_sq_ramping_values()
2329 if (smc_state->levelCount != state->performance_level_count) in si_populate_sq_ramping_values()
2350 for (i = 0; i < state->performance_level_count; i++) { in si_populate_sq_ramping_values()
2967 for (i = ps->performance_level_count - 2; i >= 0; i--) { in si_apply_state_adjust_rules()
2972 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
2992 for (i = 0; i < ps->performance_level_count; i++) { in si_apply_state_adjust_rules()
3018 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk; in si_apply_state_adjust_rules()
[all …]
Dni_dpm.h169 u16 performance_level_count; member
Dci_dpm.h47 u16 performance_level_count; member
Dci_dpm.c800 for (i = 0; i < ps->performance_level_count; i++) { in ci_apply_state_adjust_rules()
811 mclk = ps->performance_levels[ps->performance_level_count - 1].mclk; in ci_apply_state_adjust_rules()
3712 if (state->performance_level_count < 1) in ci_trim_dpm_states()
3715 if (state->performance_level_count == 1) in ci_trim_dpm_states()
3817 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk; in ci_find_dpm_states_clocks_in_dpm_table()
3819 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk; in ci_find_dpm_states_clocks_in_dpm_table()
3858 u32 sclk = state->performance_levels[state->performance_level_count-1].sclk; in ci_populate_and_upload_sclk_mclk_dpm_levels()
3859 u32 mclk = state->performance_levels[state->performance_level_count-1].mclk; in ci_populate_and_upload_sclk_mclk_dpm_levels()
4760 for (i = 0; i < state->performance_level_count; i++) { in ci_get_maximum_link_speed()
5438 ps->performance_level_count = index + 1; in ci_parse_pplib_clock_info()
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/pm/legacy-dpm/
Dsi_dpm.c2402 if (state->performance_level_count == 0) in si_populate_power_containment_values()
2405 if (smc_state->levelCount != state->performance_level_count) in si_populate_power_containment_values()
2416 for (i = 1; i < state->performance_level_count; i++) { in si_populate_power_containment_values()
2483 if (state->performance_level_count == 0) in si_populate_sq_ramping_values()
2486 if (smc_state->levelCount != state->performance_level_count) in si_populate_sq_ramping_values()
2507 for (i = 0; i < state->performance_level_count; i++) { in si_populate_sq_ramping_values()
3178 if (new_state->performance_levels[new_state->performance_level_count - 1].sclk >= in ni_set_uvd_clock_before_set_eng_clock()
3179 current_state->performance_levels[current_state->performance_level_count - 1].sclk) in ni_set_uvd_clock_before_set_eng_clock()
3196 if (new_state->performance_levels[new_state->performance_level_count - 1].sclk < in ni_set_uvd_clock_after_set_eng_clock()
3197 current_state->performance_levels[current_state->performance_level_count - 1].sclk) in ni_set_uvd_clock_after_set_eng_clock()
[all …]
Dsi_dpm.h622 u16 performance_level_count; member
/linux-6.12.1/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
Dsmu7_hwmgr.c3348 for (i = 0; i < smu7_ps->performance_level_count; i++) { in smu7_apply_state_adjust_rules()
3409 [smu7_ps->performance_level_count - 1].memory_clock; in smu7_apply_state_adjust_rules()
3476 for (i = 0; i < smu7_ps->performance_level_count; i++) { in smu7_apply_state_adjust_rules()
3506 [smu7_ps->performance_level_count-1].memory_clock; in smu7_dpm_get_mclk()
3528 [smu7_ps->performance_level_count-1].engine_clock; in smu7_dpm_get_sclk()
3642 [smu7_power_state->performance_level_count++]); in smu7_get_pp_table_entry_callback_func_v1()
3645 …(smu7_power_state->performance_level_count < smum_get_mac_definition(hwmgr, SMU_MAX_LEVELS_GRAPHIC… in smu7_get_pp_table_entry_callback_func_v1()
3650 (smu7_power_state->performance_level_count < in smu7_get_pp_table_entry_callback_func_v1()
3670 [smu7_power_state->performance_level_count++]); in smu7_get_pp_table_entry_callback_func_v1()
3738 for (i = 0; i < ps->performance_level_count; i++) { in smu7_get_pp_table_entry_v1()
[all …]
Dvega10_hwmgr.c3190 [vega10_ps->performance_level_count++]); in vega10_get_pp_table_entry_callback_func()
3193 (vega10_ps->performance_level_count < in vega10_get_pp_table_entry_callback_func()
3199 (vega10_ps->performance_level_count < in vega10_get_pp_table_entry_callback_func()
3214 [vega10_ps->performance_level_count++]); in vega10_get_pp_table_entry_callback_func()
3306 if (vega10_ps->performance_level_count != 2) in vega10_apply_state_adjust_rules()
3315 for (i = 0; i < vega10_ps->performance_level_count; i++) { in vega10_apply_state_adjust_rules()
3423 for (i = 0; i < vega10_ps->performance_level_count; i++) { in vega10_apply_state_adjust_rules()
3447 [vega10_ps->performance_level_count - 1].gfx_clock; in vega10_find_dpm_states_clocks_in_dpm_table()
3449 [vega10_ps->performance_level_count - 1].mem_clock; in vega10_find_dpm_states_clocks_in_dpm_table()
3567 PP_ASSERT_WITH_CODE((vega10_ps->performance_level_count >= 1), in vega10_trim_dpm_states()
[all …]
Dsmu7_hwmgr.h82 uint16_t performance_level_count; member
Dvega10_hwmgr.h109 uint16_t performance_level_count; member
Dvega20_hwmgr.h126 uint16_t performance_level_count; member