Searched +full:0 +full:xc304 (Results 1 – 12 of 12) sorted by relevance
/linux-6.12.1/drivers/dma/ti/ |
D | k3-psil-am654.c | 54 PSIL_SA2UL(0x4000, 0), 55 PSIL_SA2UL(0x4001, 0), 56 PSIL_SA2UL(0x4002, 0), 57 PSIL_SA2UL(0x4003, 0), 59 PSIL_ETHERNET(0x4100), 60 PSIL_ETHERNET(0x4101), 61 PSIL_ETHERNET(0x4102), 62 PSIL_ETHERNET(0x4103), 64 PSIL_ETHERNET(0x4200), 65 PSIL_ETHERNET(0x4201), [all …]
|
D | k3-psil-am62.c | 73 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 74 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 75 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 76 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 78 PSIL_PDMA_XY_PKT(0x4300), 79 PSIL_PDMA_XY_PKT(0x4301), 80 PSIL_PDMA_XY_PKT(0x4302), 81 PSIL_PDMA_XY_PKT(0x4303), 82 PSIL_PDMA_XY_PKT(0x4304), 83 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
D | k3-psil-am62a.c | 83 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 84 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 85 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 86 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 88 PSIL_PDMA_XY_PKT(0x4300), 89 PSIL_PDMA_XY_PKT(0x4301), 90 PSIL_PDMA_XY_PKT(0x4302), 91 PSIL_PDMA_XY_PKT(0x4303), 92 PSIL_PDMA_XY_PKT(0x4304), 93 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
D | k3-psil-am62p.c | 83 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 84 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 85 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 86 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 88 PSIL_PDMA_XY_PKT(0x4300), 89 PSIL_PDMA_XY_PKT(0x4301), 90 PSIL_PDMA_XY_PKT(0x4302), 91 PSIL_PDMA_XY_PKT(0x4303), 92 PSIL_PDMA_XY_PKT(0x4304), 93 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
/linux-6.12.1/drivers/gpu/drm/xe/regs/ |
D | xe_guc_regs.h | 16 #define DIST_DBS_POPULATED XE_REG(0xd08) 18 #define SQIDIS_DOORBELL_EXIST_MASK REG_GENMASK(15, 0) 20 #define DRBREGL(x) XE_REG(0x1000 + (x) * 8) 21 #define DRB_VALID REG_BIT(0) 22 #define DRBREGU(x) XE_REG(0x1000 + (x) * 8 + 4) 24 #define GTCR XE_REG(0x4274) 25 #define GTCR_INVALIDATE REG_BIT(0) 27 #define GUC_ARAT_C6DIS XE_REG(0xa178) 29 #define GUC_STATUS XE_REG(0xc000) 31 #define GS_AUTH_STATUS_BAD REG_FIELD_PREP(GS_AUTH_STATUS_MASK, 0x1) [all …]
|
/linux-6.12.1/drivers/staging/media/meson/vdec/ |
D | hevc_regs.h | 9 #define HEVC_ASSIST_MMU_MAP_ADDR 0xc024 11 #define HEVC_ASSIST_MBOX1_CLR_REG 0xc1d4 12 #define HEVC_ASSIST_MBOX1_MASK 0xc1d8 14 #define HEVC_ASSIST_SCRATCH_0 0xc300 15 #define HEVC_ASSIST_SCRATCH_1 0xc304 16 #define HEVC_ASSIST_SCRATCH_2 0xc308 17 #define HEVC_ASSIST_SCRATCH_3 0xc30c 18 #define HEVC_ASSIST_SCRATCH_4 0xc310 19 #define HEVC_ASSIST_SCRATCH_5 0xc314 20 #define HEVC_ASSIST_SCRATCH_6 0xc318 [all …]
|
/linux-6.12.1/drivers/gpu/drm/i915/gt/uc/ |
D | intel_guc_reg.h | 16 #define GUC_STATUS _MMIO(0xc000) 17 #define GS_RESET_SHIFT 0 18 #define GS_MIA_IN_RESET (0x01 << GS_RESET_SHIFT) 20 #define GS_BOOTROM_MASK (0x7F << GS_BOOTROM_SHIFT) 22 #define GS_UKERNEL_MASK (0xFF << GS_UKERNEL_SHIFT) 24 #define GS_MIA_MASK (0x07 << GS_MIA_SHIFT) 25 #define GS_MIA_CORE_STATE (0x01 << GS_MIA_SHIFT) 26 #define GS_MIA_HALT_REQUESTED (0x02 << GS_MIA_SHIFT) 27 #define GS_MIA_ISR_ENTRY (0x04 << GS_MIA_SHIFT) 29 #define GS_AUTH_STATUS_MASK (0x03U << GS_AUTH_STATUS_SHIFT) [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/ti/ |
D | k3-am654-icssg2.dtso | 16 ethernet1 = "/icssg2-eth/ethernet-ports/port@0"; 24 pinctrl-0 = <&icssg2_rgmii_pins_default>; 47 interrupts = <24 0 2>, <25 1 3>; 50 dmas = <&main_udmap 0xc300>, /* egress slice 0 */ 51 <&main_udmap 0xc301>, /* egress slice 0 */ 52 <&main_udmap 0xc302>, /* egress slice 0 */ 53 <&main_udmap 0xc303>, /* egress slice 0 */ 54 <&main_udmap 0xc304>, /* egress slice 1 */ 55 <&main_udmap 0xc305>, /* egress slice 1 */ 56 <&main_udmap 0xc306>, /* egress slice 1 */ [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/net/ |
D | ti,icssg-prueth.yaml | 21 - ti,am654-sr1-icssg-prueth # for AM65x SoC family, SR1.0 35 - const: tx0-0 39 - const: tx1-0 92 const: 0 95 ^port@[0-1]$: 104 - enum: [0, 1] 131 - port@0 170 /* Example k3-am654 base board SR2.0, dual-emac */ 174 pinctrl-0 = <&icssg2_rgmii_pins_default>; 191 dmas = <&main_udmap 0xc300>, /* egress slice 0 */ [all …]
|
/linux-6.12.1/arch/mips/include/asm/sn/ |
D | ioc3.h | 30 u8 iu_ier; /* DLAB == 0 */ 34 u8 iu_rbr; /* read only, DLAB == 0 */ 35 u8 iu_thr; /* write only, DLAB == 0 */ 45 u8 fill[0x141]; /* starts at 0x141 */ 50 u8 fill0[0x151 - 0x142 - 1]; 56 u8 fill1[0x159 - 0x153 - 1]; 62 u8 fill2[0x16a - 0x15b - 1]; 67 u8 fill3[0x170 - 0x16b - 1]; 69 struct ioc3_uartregs uartb; /* 0x20170 */ 70 struct ioc3_uartregs uarta; /* 0x20178 */ [all …]
|
/linux-6.12.1/drivers/gpu/drm/radeon/ |
D | sid.h | 29 #define TAHITI_GB_ADDR_CONFIG_GOLDEN 0x12011003 30 #define VERDE_GB_ADDR_CONFIG_GOLDEN 0x12010002 31 #define HAINAN_GB_ADDR_CONFIG_GOLDEN 0x02010001 39 #define SI_MAX_BACKENDS_MASK 0xFF 40 #define SI_MAX_BACKENDS_PER_SE_MASK 0x0F 42 #define SI_MAX_SIMDS_MASK 0x0FFF 43 #define SI_MAX_SIMDS_PER_SE_MASK 0x00FF 45 #define SI_MAX_PIPES_MASK 0xFF 46 #define SI_MAX_PIPES_PER_SIMD_MASK 0x3F 47 #define SI_MAX_LDS_NUM 0xFFFF [all …]
|
/linux-6.12.1/fs/nls/ |
D | nls_cp949.c | 17 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x00-0x07 */ 18 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x08-0x0F */ 19 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x10-0x17 */ 20 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x18-0x1F */ 21 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x20-0x27 */ 22 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x28-0x2F */ 23 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x30-0x37 */ 24 0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,0x0000,/* 0x38-0x3F */ 25 0x0000,0xAC02,0xAC03,0xAC05,0xAC06,0xAC0B,0xAC0C,0xAC0D,/* 0x40-0x47 */ 26 0xAC0E,0xAC0F,0xAC18,0xAC1E,0xAC1F,0xAC21,0xAC22,0xAC23,/* 0x48-0x4F */ [all …]
|