/linux-6.12.1/Documentation/devicetree/bindings/gpio/ |
D | idt,32434-gpio.yaml | 54 reg = <0x50004 0x10>, <0x38030 0x0c>;
|
/linux-6.12.1/drivers/gpu/drm/msm/adreno/ |
D | a6xx_hfi.c | 36 return 0; in a6xx_hfi_queue_read() 54 for (i = 0; i < HFI_HEADER_SIZE(hdr); i++) { in a6xx_hfi_queue_read() 84 for (i = 0; i < dwords; i++) { in a6xx_hfi_queue_write() 92 queue->data[index] = 0xfafafafa; in a6xx_hfi_queue_write() 98 gmu_write(gmu, REG_A6XX_GMU_HOST2GMU_INTR_SET, 0x01); in a6xx_hfi_queue_write() 99 return 0; in a6xx_hfi_queue_write() 167 return 0; in a6xx_hfi_wait_for_ack() 178 seqnum = atomic_inc_return(&queue->seqnum) % 0xfff; in a6xx_hfi_send_msg() 196 struct a6xx_hfi_msg_gmu_init_cmd msg = { 0 }; in a6xx_hfi_send_gmu_init() 203 NULL, 0); in a6xx_hfi_send_gmu_init() [all …]
|
/linux-6.12.1/arch/powerpc/boot/dts/ |
D | akebono.dts | 14 /memreserve/ 0x01f00000 0x00100000; // spin table 21 dcr-parent = <&{/cpus/cpu@0}>; 29 #size-cells = <0>; 31 cpu@0 { 34 reg = <0>; 59 cpu-release-addr = <0x0 0x01f00000>; 65 reg = <0x0 0x0 0x0 0x0>; // filled in by zImage 71 dcr-reg = <0xffc00000 0x00040000>; 72 #address-cells = <0>; 73 #size-cells = <0>; [all …]
|
/linux-6.12.1/drivers/clk/qcom/ |
D | gcc-sdm660.c | 51 .offset = 0x0, 54 .enable_reg = 0x52000, 55 .enable_mask = BIT(0), 81 .offset = 0x00000, 94 .offset = 0x1000, 97 .enable_reg = 0x52000, 124 .offset = 0x1000, 137 .offset = 0x77000, 140 .enable_reg = 0x52000, 154 .offset = 0x77000, [all …]
|
D | gcc-msm8909.c | 52 { P_XO, 0 }, 64 .offset = 0x21000, 67 .enable_reg = 0x45000, 68 .enable_mask = BIT(0), 80 .offset = 0x21000, 94 .l_reg = 0x20004, 95 .m_reg = 0x20008, 96 .n_reg = 0x2000c, 97 .config_reg = 0x20010, 98 .mode_reg = 0x20000, [all …]
|
D | gcc-msm8917.c | 54 .offset = 0x21000, 57 .enable_reg = 0x45008, 72 .offset = 0x21000, 75 .enable_reg = 0x45000, 76 .enable_mask = BIT(0), 89 .offset = 0x21000, 102 { 700000000, 1400000000, 0 }, 107 .config_ctl_val = 0x4001055b, 108 .early_output_mask = 0, 114 .offset = 0x22000, [all …]
|
D | gcc-msm8916.c | 45 .l_reg = 0x21004, 46 .m_reg = 0x21008, 47 .n_reg = 0x2100c, 48 .config_reg = 0x21010, 49 .mode_reg = 0x21000, 50 .status_reg = 0x2101c, 63 .enable_reg = 0x45000, 64 .enable_mask = BIT(0), 76 .l_reg = 0x20004, 77 .m_reg = 0x20008, [all …]
|
D | gcc-msm8996.c | 49 .offset = 0x00000, 52 .enable_reg = 0x52000, 53 .enable_mask = BIT(0), 79 .offset = 0x00000, 94 .enable_reg = 0x5200c, 95 .enable_mask = BIT(0), 111 .enable_reg = 0x5200c, 126 .offset = 0x77000, 129 .enable_reg = 0x52000, 143 .offset = 0x77000, [all …]
|
D | gcc-msm8998.c | 27 #define GCC_MMSS_MISC 0x0902C 28 #define GCC_GPU_MISC 0x71028 31 { 250000000, 2000000000, 0 }, 36 .offset = 0x0, 41 .enable_reg = 0x52000, 42 .enable_mask = BIT(0), 55 .offset = 0x0, 68 .offset = 0x0, 81 .offset = 0x0, 94 .offset = 0x0, [all …]
|
D | gcc-msm8976.c | 56 .l_reg = 0x21004, 57 .m_reg = 0x21008, 58 .n_reg = 0x2100c, 59 .config_reg = 0x21014, 60 .mode_reg = 0x21000, 61 .status_reg = 0x2101c, 74 .enable_reg = 0x45000, 75 .enable_mask = BIT(0), 89 .l_reg = 0x4a004, 90 .m_reg = 0x4a008, [all …]
|
D | gcc-msm8939.c | 53 .l_reg = 0x21004, 54 .m_reg = 0x21008, 55 .n_reg = 0x2100c, 56 .config_reg = 0x21010, 57 .mode_reg = 0x21000, 58 .status_reg = 0x2101c, 71 .enable_reg = 0x45000, 72 .enable_mask = BIT(0), 84 .l_reg = 0x20004, 85 .m_reg = 0x20008, [all …]
|
D | gcc-msm8953.c | 40 .offset = 0x21000, 43 .enable_reg = 0x45000, 44 .enable_mask = BIT(0), 70 .offset = 0x21000, 83 .offset = 0x4a000, 86 .enable_reg = 0x45000, 100 .offset = 0x4a000, 113 { 1000000000, 2000000000, 0 }, 118 .config_ctl_val = 0x4001055b, 119 .early_output_mask = 0, [all …]
|
D | gcc-sc7180.c | 36 .offset = 0x0, 39 .enable_reg = 0x52010, 40 .enable_mask = BIT(0), 54 { 0x1, 2 }, 59 .offset = 0x0, 89 .offset = 0x01000, 92 .enable_reg = 0x52010, 107 .offset = 0x76000, 110 .enable_reg = 0x52010, 125 .offset = 0x13000, [all …]
|
D | gcc-sm8250.c | 36 .offset = 0x0, 39 .enable_reg = 0x52018, 40 .enable_mask = BIT(0), 53 { 0x1, 2 }, 58 .offset = 0x0, 75 .offset = 0x76000, 78 .enable_reg = 0x52018, 92 .offset = 0x1c000, 95 .enable_reg = 0x52018, 109 { P_BI_TCXO, 0 }, [all …]
|
D | gcc-sc7280.c | 45 .offset = 0x0, 48 .enable_reg = 0x52010, 49 .enable_mask = BIT(0), 62 { 0x1, 2 }, 67 .offset = 0x0, 84 { 0x3, 3 }, 89 .offset = 0x0, 106 .offset = 0x1000, 109 .enable_reg = 0x52010, 123 .offset = 0x1e000, [all …]
|
D | gcc-sm8550.c | 56 .offset = 0x0, 59 .enable_reg = 0x52018, 60 .enable_mask = BIT(0), 73 { 0x1, 2 }, 78 .offset = 0x0, 95 .offset = 0x4000, 98 .enable_reg = 0x52018, 112 .offset = 0x7000, 115 .enable_reg = 0x52018, 129 .offset = 0x9000, [all …]
|
D | gcc-sdm845.c | 38 .offset = 0x0, 41 .enable_reg = 0x52000, 42 .enable_mask = BIT(0), 55 .offset = 0x76000, 58 .enable_reg = 0x52000, 72 .offset = 0x13000, 75 .enable_reg = 0x52000, 89 { 0x0, 1 }, 90 { 0x1, 2 }, 91 { 0x3, 4 }, [all …]
|
D | gcc-sm8350.c | 44 .offset = 0x0, 47 .enable_reg = 0x52018, 48 .enable_mask = BIT(0), 61 { 0x1, 2 }, 66 .offset = 0x0, 83 .offset = 0x76000, 86 .enable_reg = 0x52018, 101 .offset = 0x1c000, 104 .enable_reg = 0x52018, 119 { P_BI_TCXO, 0 }, [all …]
|
D | gcc-sm8650.c | 64 .offset = 0x0, 67 .enable_reg = 0x52020, 68 .enable_mask = BIT(0), 81 .offset = 0x0, 84 .enable_reg = 0x57020, 85 .enable_mask = BIT(0), 98 { 0x1, 2 }, 103 .offset = 0x0, 120 .offset = 0x0, 137 .offset = 0x4000, [all …]
|
D | gcc-sc8180x.c | 43 { 249600000, 2000000000, 0 }, 47 .offset = 0x0, 52 .enable_reg = 0x52000, 53 .enable_mask = BIT(0), 66 { 0x0, 1 }, 67 { 0x1, 2 }, 68 { 0x3, 4 }, 69 { 0x7, 8 }, 74 .offset = 0x0, 89 .offset = 0x1000, [all …]
|
D | gcc-sc8280xp.c | 113 .offset = 0x0, 116 .enable_reg = 0x52028, 117 .enable_mask = BIT(0), 128 { 0x1, 2 }, 133 .offset = 0x0, 150 .offset = 0x2000, 153 .enable_reg = 0x52028, 165 .offset = 0x76000, 168 .enable_reg = 0x52028, 180 .offset = 0x1a000, [all …]
|
D | gcc-x1e80100.c | 52 .offset = 0x0, 55 .enable_reg = 0x52030, 56 .enable_mask = BIT(0), 69 { 0x1, 2 }, 74 .offset = 0x0, 91 .offset = 0x4000, 94 .enable_reg = 0x52030, 108 .offset = 0x7000, 111 .enable_reg = 0x52030, 125 .offset = 0x8000, [all …]
|
/linux-6.12.1/drivers/soc/qcom/ |
D | llcc-qcom.c | 23 #define ACTIVATE BIT(0) 25 #define ACT_CLEAR BIT(0) 27 #define ACT_CTRL_OPCODE_ACTIVATE BIT(0) 29 #define ACT_CTRL_ACT_TRIG BIT(0) 30 #define ACT_CTRL_OPCODE_SHIFT 0x01 31 #define ATTR1_PROBE_TARGET_WAYS_SHIFT 0x02 32 #define ATTR1_FIXED_SIZE_SHIFT 0x03 33 #define ATTR1_PRIORITY_SHIFT 0x04 34 #define ATTR1_MAX_CAP_SHIFT 0x10 35 #define ATTR0_RES_WAYS_MASK GENMASK(15, 0) [all …]
|
/linux-6.12.1/drivers/net/ethernet/chelsio/cxgb4/ |
D | t4_regs.h | 38 #define MYPF_BASE 0x1b000 41 #define PF0_BASE 0x1e000 44 #define PF_STRIDE 0x400 51 #define MYPORT_BASE 0x1c000 54 #define PORT0_BASE 0x20000 57 #define PORT_STRIDE 0x2000 74 #define SGE_PF_KDOORBELL_A 0x0 83 #define PIDX_S 0 86 #define SGE_VF_KDOORBELL_A 0x0 92 #define PIDX_T5_S 0 [all …]
|
/linux-6.12.1/drivers/net/ethernet/broadcom/bnx2x/ |
D | bnx2x_dump.h | 22 #define DRV_DUMP_XSTORM_WAITP_ADDRESS 0x2b8a80 23 #define DRV_DUMP_TSTORM_WAITP_ADDRESS 0x1b8a80 24 #define DRV_DUMP_USTORM_WAITP_ADDRESS 0x338a80 25 #define DRV_DUMP_CSTORM_WAITP_ADDRESS 0x238a80 45 #define BNX2X_DUMP_VERSION 0x61111111 65 static const u32 page_vals_e2[] = {0, 128}; 68 {0x58000, 4608, DUMP_CHIP_E2, 0x30} 74 static const u32 page_vals_e3[] = {0, 128}; 77 {0x58000, 4608, DUMP_CHIP_E3A0 | DUMP_CHIP_E3B0, 0x30} 81 { 0x2000, 1, 0x1f, 0xfff}, [all …]
|