Searched +full:0 +full:x12000000 (Results 1 – 25 of 54) sorted by relevance
123
/linux-6.12.1/Documentation/devicetree/bindings/pci/ |
D | mediatek-pcie-gen3.yaml | 27 |0|1|2|3|4|5|6|7| (PCIe intc) 34 |0|1|...|30|31| |0|1|...|30|31| |0|1|...|30|31| (MSI sets) 76 const: 0 120 const: 0 264 reg = <0x00 0x11230000 0x00 0x4000>; 266 interrupts = <GIC_SPI 251 IRQ_TYPE_LEVEL_HIGH 0>; 267 bus-range = <0x00 0xff>; 268 ranges = <0x82000000 0x00 0x12000000 0x00 269 0x12000000 0x00 0x1000000>; 289 interrupt-map-mask = <0 0 0 0x7>; [all …]
|
D | nvidia,tegra20-pcie.txt | 27 - cell 0 specifies the bus and device numbers of the root port: 30 - cell 1 denotes the upper 32 address bits and should be 0 45 - 0x81000000: I/O memory region 46 - 0x82000000: non-prefetchable memory region 47 - 0xc2000000: prefetchable memory region 73 - pinctrl-0: phandle for the default/active state of pin configurations. 104 - If lanes 0 to 3 are used: 150 - Root port 0 uses 4 lanes, root port 1 is unused. 158 "pcie-N": where N ranges from 0 to the value specified in nvidia,num-lanes. 171 reg = <0x80003000 0x00000800 /* PADS registers */ [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/timer/ |
D | ingenic,sysost.yaml | 53 reg = <0x12000000 0x3c>;
|
/linux-6.12.1/arch/sh/include/mach-se/mach/ |
D | se7751.h | 19 #define PA_ROM 0x00000000 /* EPROM */ 20 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 21 #define PA_FROM 0x01000000 /* EPROM */ 22 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 23 #define PA_EXT1 0x04000000 24 #define PA_EXT1_SIZE 0x04000000 25 #define PA_EXT2 0x08000000 26 #define PA_EXT2_SIZE 0x04000000 27 #define PA_SDRAM 0x0c000000 28 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
D | se.h | 16 #define PA_ROM 0x00000000 /* EPROM */ 17 #define PA_ROM_SIZE 0x00400000 /* EPROM size 4M byte */ 18 #define PA_FROM 0x01000000 /* EPROM */ 19 #define PA_FROM_SIZE 0x00400000 /* EPROM size 4M byte */ 20 #define PA_EXT1 0x04000000 21 #define PA_EXT1_SIZE 0x04000000 22 #define PA_EXT2 0x08000000 23 #define PA_EXT2_SIZE 0x04000000 24 #define PA_SDRAM 0x0c000000 25 #define PA_SDRAM_SIZE 0x04000000 [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/usb/ |
D | samsung,exynos-dwc3.yaml | 44 "^usb@[0-9a-f]+$": 149 ranges = <0x0 0x12000000 0x10000>; 155 usb@0 { 157 reg = <0x0 0x10000>; 159 phys = <&usbdrd_phy0 0>, <&usbdrd_phy0 1>;
|
/linux-6.12.1/arch/arm/boot/dts/arm/ |
D | integrator.dtsi | 12 reg = <0x0 0x0>; 17 reg = <0x10000000 0x200>; 18 ranges = <0x0 0x10000000 0x200>; 23 led@c,0 { 25 reg = <0x0c 0x04>; 26 offset = <0x0c>; 27 mask = <0x01>; 36 reg = <0x12000000 0x100>; 40 reg = <0x13000000 0x100>; 46 reg = <0x13000100 0x100>; [all …]
|
/linux-6.12.1/arch/arm/boot/dts/hisilicon/ |
D | hi3519.dtsi | 15 #size-cells = <0>; 17 cpu@0 { 20 reg = <0>; 28 reg = <0x10301000 0x1000>, <0x10302000 0x1000>; 33 #clock-cells = <0>; 41 reg = <0x12010000 0x10000>; 53 reg = <0x12100000 0x1000>; 62 reg = <0x12101000 0x1000>; 71 reg = <0x12102000 0x1000>; 80 reg = <0x12103000 0x1000>; [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/media/ |
D | samsung,exynos4212-fimc-is.yaml | 85 "^pmu@[0-9a-f]+$": 100 "^i2c-isp@[0-9a-f]+$": 122 pinctrl-0: true 154 reg = <0x12000000 0x260000>; 198 reg = <0x12140000 0x100>; 201 pinctrl-0 = <&fimc_is_i2c1>; 204 #size-cells = <0>; 208 reg = <0x10>;
|
/linux-6.12.1/arch/arm/boot/dts/samsung/ |
D | exynos54xx.dtsi | 42 <7 0>, 60 reg = <0x02020000 0x54000>; 63 ranges = <0 0x02020000 0x54000>; 65 smp-sram@0 { 67 reg = <0x0 0x1000>; 72 reg = <0x53000 0x1000>; 79 reg = <0x101c0000 0xb00>; 96 reg = <0x101d0000 0x100>; 102 reg = <0x12d10000 0x100>; 111 reg = <0x12ca0000 0x1000>; [all …]
|
/linux-6.12.1/arch/mips/boot/dts/img/ |
D | boston.dts | 24 #size-cells = <0>; 26 cpu@0 { 29 reg = <0>; 34 memory@0 { 36 reg = <0x00000000 0x10000000>; 42 reg = <0x10000000 0x2000000>; 51 ranges = <0x02000000 0 0x40000000 52 0x40000000 0 0x40000000>; 54 bus-range = <0x00 0xff>; 56 interrupt-map-mask = <0 0 0 7>; [all …]
|
/linux-6.12.1/arch/powerpc/boot/dts/fsl/ |
D | mpc8536ds.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x8000000>; 44 partition@0 { 45 reg = <0x0 0x03000000>; 50 reg = <0x03000000 0x00e00000>; 56 reg = <0x03e00000 0x00200000>; 62 reg = <0x04000000 0x00400000>; 67 reg = <0x04400000 0x03b00000>; 72 reg = <0x07f00000 0x00080000>; 77 reg = <0x07f80000 0x00080000>; [all …]
|
D | p1022ds.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x8000000>; 44 partition@0 { 45 reg = <0x0 0x03000000>; 51 reg = <0x03000000 0x00e00000>; 57 reg = <0x03e00000 0x00200000>; 63 reg = <0x04000000 0x00400000>; 69 reg = <0x04400000 0x03b00000>; 74 reg = <0x07f00000 0x00080000>; 80 reg = <0x07f80000 0x00080000>; [all …]
|
D | p2041rdb.dts | 67 size = <0 0x1000000>; 68 alignment = <0 0x1000000>; 71 size = <0 0x400000>; 72 alignment = <0 0x400000>; 75 size = <0 0x2000000>; 76 alignment = <0 0x2000000>; 81 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 85 ranges = <0x0 0xf 0xf4000000 0x200000>; 89 ranges = <0x0 0xf 0xf4200000 0x200000>; 93 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
D | p2020ds.dtsi | 36 nor@0,0 { 40 reg = <0x0 0x0 0x8000000>; 44 ramdisk@0 { 45 reg = <0x0 0x03000000>; 50 reg = <0x03000000 0x00e00000>; 55 reg = <0x03e00000 0x00200000>; 60 reg = <0x04000000 0x00400000>; 65 reg = <0x04400000 0x03b00000>; 69 reg = <0x07f00000 0x00080000>; 74 reg = <0x07f80000 0x00080000>; [all …]
|
D | p3041ds.dts | 68 size = <0 0x1000000>; 69 alignment = <0 0x1000000>; 72 size = <0 0x400000>; 73 alignment = <0 0x400000>; 76 size = <0 0x2000000>; 77 alignment = <0 0x2000000>; 82 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 86 ranges = <0x0 0xf 0xf4000000 0x200000>; 90 ranges = <0x0 0xf 0xf4200000 0x200000>; 94 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
D | p5020ds.dts | 68 size = <0 0x1000000>; 69 alignment = <0 0x1000000>; 72 size = <0 0x400000>; 73 alignment = <0 0x400000>; 76 size = <0 0x2000000>; 77 alignment = <0 0x2000000>; 82 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 86 ranges = <0x0 0xf 0xf4000000 0x200000>; 90 ranges = <0x0 0xf 0xf4200000 0x200000>; 94 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
D | p5040ds.dts | 80 size = <0 0x1000000>; 81 alignment = <0 0x1000000>; 84 size = <0 0x400000>; 85 alignment = <0 0x400000>; 88 size = <0 0x2000000>; 89 alignment = <0 0x2000000>; 94 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 98 ranges = <0x0 0xf 0xf4000000 0x200000>; 102 ranges = <0x0 0xf 0xf4200000 0x200000>; 106 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
/linux-6.12.1/arch/mips/include/asm/mach-ath79/ |
D | ar71xx_regs.h | 19 #define AR71XX_APB_BASE 0x18000000 20 #define AR71XX_GE0_BASE 0x19000000 21 #define AR71XX_GE0_SIZE 0x10000 22 #define AR71XX_GE1_BASE 0x1a000000 23 #define AR71XX_GE1_SIZE 0x10000 24 #define AR71XX_EHCI_BASE 0x1b000000 25 #define AR71XX_EHCI_SIZE 0x1000 26 #define AR71XX_OHCI_BASE 0x1c000000 27 #define AR71XX_OHCI_SIZE 0x1000 28 #define AR71XX_SPI_BASE 0x1f000000 [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/sprd/ |
D | ums9620.dtsi | 17 #size-cells = <0>; 48 CPU0: cpu@0 { 51 reg = <0x0 0x0>; 59 reg = <0x0 0x100>; 67 reg = <0x0 0x200>; 75 reg = <0x0 0x300>; 83 reg = <0x0 0x400>; 91 reg = <0x0 0x500>; 99 reg = <0x0 0x600>; 107 reg = <0x0 0x700>; [all …]
|
/linux-6.12.1/arch/arm/mach-versatile/ |
D | integrator-hardware.h | 14 #define IO_BASE 0xF0000000 // VA of IO 15 #define IO_SIZE 0x0B000000 // How much? 19 #define IO_ADDRESS(x) (((x) & 0x000fffff) | (((x) >> 4) & 0x0ff00000) | IO_BASE) 25 #define INTEGRATOR_BOOT_ROM_LO 0x00000000 26 #define INTEGRATOR_BOOT_ROM_HI 0x20000000 40 #define INTEGRATOR_SSRAM_BASE 0x00000000 41 #define INTEGRATOR_SSRAM_ALIAS_BASE 0x10800000 44 #define INTEGRATOR_FLASH_BASE 0x24000000 47 #define INTEGRATOR_MBRD_SSRAM_BASE 0x28000000 53 #define INTEGRATOR_SDRAM_BASE 0x00040000 [all …]
|
/linux-6.12.1/arch/arm/boot/dts/nxp/imx/ |
D | imx1.dtsi | 38 reg = <0x00223000 0x1000>; 42 #size-cells = <0>; 45 cpu@0 { 47 reg = <0>; 59 #clock-cells = <0>; 75 reg = <0x00200000 0x10000>; 80 reg = <0x00202000 0x1000>; 89 reg = <0x00203000 0x1000>; 98 reg = <0x00205000 0x1000>; 109 reg = <0x00206000 0x1000>; [all …]
|
/linux-6.12.1/fs/freevxfs/ |
D | vxfs.h | 20 #define VXFS_SUPER_MAGIC 0xa501FCF5 176 * File modes. File types above 0xf000 are vxfs internal only, they should 181 VXFS_ISUID = 0x00000800, /* setuid */ 182 VXFS_ISGID = 0x00000400, /* setgid */ 183 VXFS_ISVTX = 0x00000200, /* sticky bit */ 184 VXFS_IREAD = 0x00000100, /* read */ 185 VXFS_IWRITE = 0x00000080, /* write */ 186 VXFS_IEXEC = 0x00000040, /* exec */ 188 VXFS_IFIFO = 0x00001000, /* Named pipe */ 189 VXFS_IFCHR = 0x00002000, /* Character device */ [all …]
|
/linux-6.12.1/arch/mips/boot/dts/ingenic/ |
D | x1000.dtsi | 13 #size-cells = <0>; 15 cpu0: cpu@0 { 17 compatible = "ingenic,xburst-fpu1.0-mxu1.1"; 18 reg = <0>; 26 #address-cells = <0>; 34 reg = <0x10001000 0x50>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 56 reg = <0x10000000 0x100>; 59 ranges = <0x0 0x10000000 0x100>; [all …]
|
D | x1830.dtsi | 13 #size-cells = <0>; 15 cpu0: cpu@0 { 17 compatible = "ingenic,xburst-fpu2.0-mxu2.0"; 18 reg = <0>; 26 #address-cells = <0>; 34 reg = <0x10001000 0x50>; 45 #clock-cells = <0>; 50 #clock-cells = <0>; 56 reg = <0x10000000 0x100>; 59 ranges = <0x0 0x10000000 0x100>; [all …]
|
123