/linux-6.12.1/arch/mips/include/asm/sn/sn0/ |
D | addrs.h | 57 #define NASID_BITMASK (0x1ffLL) 62 #define BDDIR_UPPER_MASK (UINT64_CAST 0x7ffff << 10) 63 #define BDECC_UPPER_MASK (UINT64_CAST 0x3ffffff << 3) 70 #define NASID_BITMASK (0xffLL) 76 #define BDDIR_UPPER_MASK (UINT64_CAST 0xfffff << 10) 77 #define BDECC_UPPER_MASK (UINT64_CAST 0x7ffffff << 3) 90 ((widget == 0) ? NODE_BWIN_BASE((nasid), SWIN0_BIGWIN) \ 106 #define BWIN_WIDGET_MASK 0x7 150 #define MISC_PROM_BASE PHYS_TO_K0(0x01300000) 151 #define MISC_PROM_SIZE 0x200000 [all …]
|
/linux-6.12.1/arch/mips/alchemy/ |
D | board-gpr.c | 42 alchemy_gpio_direction_output(4, 0); in gpr_reset() 43 alchemy_gpio_direction_output(5, 0); in gpr_reset() 48 alchemy_gpio_direction_output(1, 0); in gpr_reset() 81 [0] = { 91 .id = 0, 99 * 0x00000000-0x00200000 : "kernel" 100 * 0x00200000-0x00a00000 : "rootfs" 101 * 0x01d00000-0x01f00000 : "config" 102 * 0x01c00000-0x01d00000 : "yamon" 103 * 0x01d00000-0x01d40000 : "yamon env vars" [all …]
|
D | board-mtx1.c | 41 __asm__ __volatile__("jr\t%0" : : "r"(0xbfc00000)); in mtx1_reset() 57 alchemy_gpio_direction_output(204, 0); in board_setup() 64 alchemy_wrsys(~0, AU1000_SYS_TRIOUTCLR); in board_setup() 65 alchemy_gpio_direction_output(0, 0); /* Disable M66EN (PCI 66MHz) */ in board_setup() 68 alchemy_gpio_direction_output(5, 0); /* Disable eth PHY TX_ER */ in board_setup() 72 alchemy_gpio_direction_output(212, 0); /* red off */ in board_setup() 105 .dev_id = "mtx1-wdt.0", 115 .id = 0, 144 .size = 0x01C00000, 145 .offset = 0, [all …]
|
/linux-6.12.1/arch/arm/mach-davinci/ |
D | hardware.h | 23 #define IO_PHYS UL(0x01c00000) 24 #define IO_OFFSET 0xfd000000 /* Virtual IO = 0xfec00000 */ 25 #define IO_SIZE 0x00400000
|
D | devices-da8xx.c | 27 #define DA8XX_TPCC_BASE 0x01c00000 28 #define DA8XX_TPTC0_BASE 0x01c08000 29 #define DA8XX_TPTC1_BASE 0x01c08400 30 #define DA8XX_WDOG_BASE 0x01c21000 /* DA8XX_TIMER64P1_BASE */ 31 #define DA8XX_I2C0_BASE 0x01c22000 32 #define DA8XX_RTC_BASE 0x01c23000 33 #define DA8XX_PRUSS_MEM_BASE 0x01c30000 34 #define DA8XX_MMCSD0_BASE 0x01c40000 35 #define DA8XX_SPI0_BASE 0x01c41000 36 #define DA830_SPI1_BASE 0x01e12000 [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/media/ |
D | allwinner,sun50i-h6-vpu-g2.yaml | 61 reg = <0x01c00000 0x1000>;
|
/linux-6.12.1/Documentation/devicetree/bindings/mfd/ |
D | syscon-common.yaml | 69 reg = <0x01c00000 0x1000>;
|
D | syscon.yaml | 237 reg = <0x01c00000 0x1000>;
|
/linux-6.12.1/arch/mips/include/asm/mach-rc32434/ |
D | dma.h | 17 #define DMA0_BASE_ADDR 0x18040000 31 #define DMA_DESC_COUNT_BIT 0 32 #define DMA_DESC_COUNT_MSK 0x0003ffff 34 #define DMA_DESC_DS_MSK 0x00300000 37 #define DMA_DESC_DEV_CMD_MSK 0x01c00000 40 #define DMA_DESC_DEV_CMD_BYTE 0 71 #define DMA_CHAN_RUN_BIT (1 << 0) 74 #define DMA_CHAN_MODE_MSK 0x0000000c 75 #define DMA_CHAN_MODE_AUTO 0 82 #define DMA_STAT_FINI (1 << 0) [all …]
|
/linux-6.12.1/drivers/gpu/drm/mcde/ |
D | mcde_drm.h | 13 #define MCDE_CR 0x00000000 14 #define MCDE_CR_IFIFOEMPTYLINECOUNT_V422_SHIFT 0 15 #define MCDE_CR_IFIFOEMPTYLINECOUNT_V422_MASK 0x0000003F 22 #define MCDE_CONF0 0x00000004 23 #define MCDE_CONF0_SYNCMUX0 BIT(0) 32 #define MCDE_CONF0_IFIFOCTRLWTRMRKLVL_MASK 0x00007000 34 #define MCDE_CONF0_OUTMUX0_MASK 0x00070000 36 #define MCDE_CONF0_OUTMUX1_MASK 0x00380000 38 #define MCDE_CONF0_OUTMUX2_MASK 0x01C00000 40 #define MCDE_CONF0_OUTMUX3_MASK 0x0E000000 [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/pci/ |
D | qcom,pcie-sa8775p.yaml | 91 reg = <0x0 0x01c00000 0x0 0x3000>, 92 <0x0 0x40000000 0x0 0xf20>, 93 <0x0 0x40000f20 0x0 0xa8>, 94 <0x0 0x40001000 0x0 0x4000>, 95 <0x0 0x40100000 0x0 0x100000>, 96 <0x0 0x01c03000 0x0 0x1000>; 98 ranges = <0x01000000 0x0 0x00000000 0x0 0x40200000 0x0 0x100000>, 99 <0x02000000 0x0 0x40300000 0x0 0x40300000 0x0 0x1fd00000>; 101 bus-range = <0x00 0xff>; 103 linux,pci-domain = <0>; [all …]
|
D | qcom,pcie-sc8180x.yaml | 89 reg = <0 0x01c00000 0 0x3000>, 90 <0 0x60000000 0 0xf1d>, 91 <0 0x60000f20 0 0xa8>, 92 <0 0x60001000 0 0x1000>, 93 <0 0x60100000 0 0x100000>; 99 ranges = <0x01000000 0x0 0x60200000 0x0 0x60200000 0x0 0x100000>, 100 <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x3d00000>; 102 bus-range = <0x00 0xff>; 104 linux,pci-domain = <0>; 149 interrupt-map-mask = <0 0 0 0x7>; [all …]
|
D | qcom,pcie-sm8350.yaml | 92 reg = <0 0x01c00000 0 0x3000>, 93 <0 0x60000000 0 0xf1d>, 94 <0 0x60000f20 0 0xa8>, 95 <0 0x60001000 0 0x1000>, 96 <0 0x60100000 0 0x100000>; 98 ranges = <0x01000000 0x0 0x00000000 0x0 0x60200000 0x0 0x100000>, 99 <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x3d00000>; 101 bus-range = <0x00 0xff>; 103 linux,pci-domain = <0>; 139 interrupt-map-mask = <0 0 0 0x7>; [all …]
|
D | qcom,pcie-sm8150.yaml | 90 reg = <0 0x01c00000 0 0x3000>, 91 <0 0x60000000 0 0xf1d>, 92 <0 0x60000f20 0 0xa8>, 93 <0 0x60001000 0 0x1000>, 94 <0 0x60100000 0 0x100000>; 96 ranges = <0x01000000 0x0 0x00000000 0x0 0x60200000 0x0 0x100000>, 97 <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x3d00000>; 99 bus-range = <0x00 0xff>; 101 linux,pci-domain = <0>; 135 interrupt-map-mask = <0 0 0 0x7>; [all …]
|
D | qcom,pcie-sm8550.yaml | 99 reg = <0 0x01c00000 0 0x3000>, 100 <0 0x60000000 0 0xf1d>, 101 <0 0x60000f20 0 0xa8>, 102 <0 0x60001000 0 0x1000>, 103 <0 0x60100000 0 0x100000>; 105 ranges = <0x01000000 0x0 0x00000000 0x0 0x60200000 0x0 0x100000>, 106 <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x3d00000>; 108 bus-range = <0x00 0xff>; 110 linux,pci-domain = <0>; 144 interrupt-map-mask = <0 0 0 0x7>; [all …]
|
D | qcom,pcie-sm8250.yaml | 102 reg = <0 0x01c00000 0 0x3000>, 103 <0 0x60000000 0 0xf1d>, 104 <0 0x60000f20 0 0xa8>, 105 <0 0x60001000 0 0x1000>, 106 <0 0x60100000 0 0x100000>, 107 <0 0x01c03000 0 0x1000>; 109 ranges = <0x01000000 0x0 0x00000000 0x0 0x60200000 0x0 0x100000>, 110 <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x3d00000>; 112 bus-range = <0x00 0xff>; 114 linux,pci-domain = <0>; [all …]
|
D | qcom,pcie-sm8450.yaml | 103 reg = <0 0x01c00000 0 0x3000>, 104 <0 0x60000000 0 0xf1d>, 105 <0 0x60000f20 0 0xa8>, 106 <0 0x60001000 0 0x1000>, 107 <0 0x60100000 0 0x100000>; 109 ranges = <0x01000000 0x0 0x00000000 0x0 0x60200000 0x0 0x100000>, 110 <0x02000000 0x0 0x60300000 0x0 0x60300000 0x0 0x3d00000>; 112 bus-range = <0x00 0xff>; 114 linux,pci-domain = <0>; 158 interrupt-map-mask = <0 0 0 0x7>; [all …]
|
D | qcom,pcie-ep.yaml | 247 reg = <0x01c00000 0x3000>, 248 <0x40000000 0xf1d>, 249 <0x40000f20 0xc8>, 250 <0x40001000 0x1000>, 251 <0x40002000 0x1000>, 252 <0x01c03000 0x3000>; 266 qcom,perst-regs = <&tcsr 0xb258 0xb270>; 283 linux,pci-domain = <0>;
|
/linux-6.12.1/Documentation/devicetree/bindings/sram/ |
D | allwinner,sun4i-a10-system-control.yaml | 59 "^regulators@[0-9a-f]+$": 118 reg = <0x01c00000 0x30>; 123 sram_a: sram@0 { 125 reg = <0x00000000 0xc000>; 128 ranges = <0 0x00000000 0xc000>; 132 reg = <0x8000 0x4000>; 140 reg = <0x3000000 0x1000>; 147 reg = <0x3000150 0x4>;
|
/linux-6.12.1/arch/powerpc/boot/dts/fsl/ |
D | mpc8569mds.dts | 30 reg = <0x0 0xe0005000 0x0 0x1000>; 32 ranges = <0x0 0x0 0x0 0xfe000000 0x02000000 33 0x1 0x0 0x0 0xf8000000 0x00008000 34 0x2 0x0 0x0 0xf0000000 0x04000000 35 0x3 0x0 0x0 0xfc000000 0x00008000 36 0x4 0x0 0x0 0xf8008000 0x00008000 37 0x5 0x0 0x0 0xf8010000 0x00008000>; 39 nor@0,0 { 43 reg = <0x0 0x0 0x02000000>; 46 partition@0 { [all …]
|
/linux-6.12.1/arch/mips/include/asm/mach-loongson64/ |
D | loongson.h | 62 for (x = 0; x < 100000; x++) \ 75 #define LOONGSON_FLASH_BASE 0x1c000000 76 #define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */ 79 #define LOONGSON_LIO0_BASE 0x1e000000 80 #define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */ 83 #define LOONGSON_BOOT_BASE 0x1fc00000 84 #define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */ 86 #define LOONGSON_REG_BASE 0x1fe00000 87 #define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */ 90 #define LOONGSON3_REG_BASE 0x3ff00000 [all …]
|
/linux-6.12.1/arch/arm/boot/dts/renesas/ |
D | r7s72100-rskrza1.dts | 29 reg = <0x08000000 0x02000000>; 34 reg = <0x18000000 0x08000000>; 47 partition@0 { 49 reg = <0x00000000 0x00080000>; 54 reg = <0x00080000 0x00040000>; 59 reg = <0x000c0000 0x00040000>; 64 reg = <0x00100000 0x00280000>; 69 reg = <0x00400000 0x01c00000>; 78 pinctrl-0 = <&keyboard_pins>; 113 gpios = <&io_expander1 0 GPIO_ACTIVE_LOW>; [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/allwinner/ |
D | sun50i-h5.dtsi | 11 #size-cells = <0>; 13 cpu0: cpu@0 { 16 reg = <0>; 84 reg = <0x01c00000 0x1000>; 91 reg = <0x00018000 0x1c000>; 94 ranges = <0 0x00018000 0x1c000>; 96 ve_sram: sram-section@0 { 99 reg = <0x000000 0x1c000>; 106 reg = <0x01c0e000 0x1000>; 117 reg = <0x01c15000 0x1000>; [all …]
|
/linux-6.12.1/arch/mips/include/asm/mach-loongson2ef/ |
D | loongson.h | 51 for (x = 0; x < 100000; x++) \ 60 #define LOONGSON_FLASH_BASE 0x1c000000 61 #define LOONGSON_FLASH_SIZE 0x02000000 /* 32M */ 64 #define LOONGSON_LIO0_BASE 0x1e000000 65 #define LOONGSON_LIO0_SIZE 0x01C00000 /* 28M */ 68 #define LOONGSON_BOOT_BASE 0x1fc00000 69 #define LOONGSON_BOOT_SIZE 0x00100000 /* 1M */ 71 #define LOONGSON_REG_BASE 0x1fe00000 72 #define LOONGSON_REG_SIZE 0x00100000 /* 256Bytes + 256Bytes + ??? */ 75 #define LOONGSON_LIO1_BASE 0x1ff00000 [all …]
|
/linux-6.12.1/arch/arm/boot/dts/qcom/ |
D | qcom-sdx55.dtsi | 20 qcom,msm-id = <357 0x10000>, <368 0x10000>, <418 0x10000>; 25 reg = <0 0>; 31 #clock-cells = <0>; 38 #clock-cells = <0>; 44 #clock-cells = <0>; 51 #size-cells = <0>; 53 cpu0: cpu@0 { 56 reg = <0x0>; 108 reg = <0x8fc00000 0x80000>; 113 reg = <0x8fc80000 0x40000>; [all …]
|