Home
last modified time | relevance | path

Searched refs:alpha_en (Results 1 – 25 of 25) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dpp/dcn401/
Ddcn401_dpp.c65 uint32_t alpha_en = 1; in dpp401_dpp_setup() local
94 alpha_en = 0; in dpp401_dpp_setup()
142 alpha_en = 0; in dpp401_dpp_setup()
146 alpha_en = 0; in dpp401_dpp_setup()
170 alpha_en = 0; in dpp401_dpp_setup()
174 alpha_en = 0; in dpp401_dpp_setup()
193 REG_UPDATE(FORMAT_CONTROL, FORMAT_CONTROL__ALPHA_EN, alpha_en); in dpp401_dpp_setup()
346 if (scl_data->lb_params.alpha_en in dscl401_calc_lb_num_partitions()
358 bool alpha_en, in dscl401_spl_calc_lb_num_partitions() argument
421 if (alpha_en && (num_partitions_a < *num_part_y)) in dscl401_spl_calc_lb_num_partitions()
Ddcn401_dpp_dscl.c201 LB_DATA_FORMAT__ALPHA_EN, lb_params->alpha_en); /* Alpha enable */ in dpp401_dscl_set_lb()
206 LB_DATA_FORMAT__ALPHA_EN, lb_params->alpha_en); /* Alpha enable */ in dpp401_dscl_set_lb()
Ddcn401_dpp.h716 bool alpha_en,
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dpp/dcn20/
Ddcn20_dpp.c107 uint32_t alpha_en = 1; in dpp2_cnv_setup() local
135 alpha_en = 0; in dpp2_cnv_setup()
187 alpha_en = 0; in dpp2_cnv_setup()
191 alpha_en = 0; in dpp2_cnv_setup()
207 alpha_en = 0; in dpp2_cnv_setup()
211 alpha_en = 0; in dpp2_cnv_setup()
229 REG_UPDATE(FORMAT_CONTROL, FORMAT_CONTROL__ALPHA_EN, alpha_en); in dpp2_cnv_setup()
306 if (scl_data->lb_params.alpha_en in dscl2_calc_lb_num_partitions()
437 bool alpha_en, in dscl2_spl_calc_lb_num_partitions() argument
483 if (alpha_en in dscl2_spl_calc_lb_num_partitions()
Ddcn20_dpp.h752 bool alpha_en,
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dpp/dcn201/
Ddcn201_dpp.c54 uint32_t alpha_en = 1; in dpp201_cnv_setup() local
82 alpha_en = 0; in dpp201_cnv_setup()
133 alpha_en = 0; in dpp201_cnv_setup()
137 alpha_en = 0; in dpp201_cnv_setup()
153 alpha_en = 0; in dpp201_cnv_setup()
157 alpha_en = 0; in dpp201_cnv_setup()
175 REG_UPDATE(FORMAT_CONTROL, FORMAT_CONTROL__ALPHA_EN, alpha_en); in dpp201_cnv_setup()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dpp/dcn32/
Ddcn32_dpp.c97 if (scl_data->lb_params.alpha_en in dscl32_calc_lb_num_partitions()
167 bool alpha_en, in dscl32_spl_calc_lb_num_partitions() argument
230 if (alpha_en in dscl32_spl_calc_lb_num_partitions()
Ddcn32_dpp.h40 bool alpha_en,
/linux-6.12.1/drivers/gpu/drm/rockchip/
Drockchip_vop_reg.c131 .alpha_en = VOP_REG(RK3036_ALPHA_CTRL, 0x1, 0),
149 .alpha_en = VOP_REG(RK3036_ALPHA_CTRL, 0x1, 1),
219 .alpha_en = VOP_REG(RK3036_ALPHA_CTRL, 0x1, 1),
321 .alpha_en = VOP_REG(PX30_WIN0_ALPHA_CTRL, 0x1, 0),
338 .alpha_en = VOP_REG(PX30_WIN1_ALPHA_CTRL, 0x1, 0),
355 .alpha_en = VOP_REG(PX30_WIN2_ALPHA_CTRL, 0x1, 0),
420 .alpha_en = VOP_REG(RK3066_BLEND_CTRL, 0x1, 0),
439 .alpha_en = VOP_REG(RK3066_BLEND_CTRL, 0x1, 1),
454 .alpha_en = VOP_REG(RK3066_BLEND_CTRL, 0x1, 2),
545 .alpha_en = VOP_REG(RK3188_ALPHA_CTRL, 0x1, 0),
[all …]
Drockchip_drm_vop.h207 struct vop_reg alpha_en; member
Drockchip_drm_vop.c1063 VOP_WIN_SET(vop, win, alpha_en, 1); in vop_plane_atomic_update()
1066 VOP_WIN_SET(vop, win, alpha_en, 0); in vop_plane_atomic_update()
Drockchip_drm_vop2.c116 u32 alpha_en:1; member
2109 alpha->src_color_ctrl.bits.alpha_en = 1; in vop2_parse_alpha()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dpp/dcn10/
Ddcn10_dpp.c283 uint32_t alpha_en; in dpp1_cnv_setup() local
294 alpha_en = 1; in dpp1_cnv_setup()
329 alpha_en = 0; in dpp1_cnv_setup()
382 REG_UPDATE(FORMAT_CONTROL, FORMAT_CONTROL__ALPHA_EN, alpha_en); in dpp1_cnv_setup()
Ddcn10_dpp_dscl.c199 LB_DATA_FORMAT__ALPHA_EN, lb_params->alpha_en); /* Alpha enable */ in dpp1_dscl_set_lb()
204 LB_DATA_FORMAT__ALPHA_EN, lb_params->alpha_en); /* Alpha enable */ in dpp1_dscl_set_lb()
439 if (scl_data->lb_params.alpha_en in dpp1_dscl_calc_lb_num_partitions()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dpp/dcn30/
Ddcn30_dpp.c214 uint32_t alpha_en = 1; in dpp3_cnv_setup() local
244 alpha_en = 0; in dpp3_cnv_setup()
296 alpha_en = 0; in dpp3_cnv_setup()
300 alpha_en = 0; in dpp3_cnv_setup()
324 alpha_en = 0; in dpp3_cnv_setup()
328 alpha_en = 0; in dpp3_cnv_setup()
347 REG_UPDATE(FORMAT_CONTROL, FORMAT_CONTROL__ALPHA_EN, alpha_en); in dpp3_cnv_setup()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/
Ddc_spl_translate.c130 spl_in->basic_out.alpha_en = pipe_ctx->plane_res.scl_data.lb_params.alpha_en; in translate_SPL_in_params_from_pipe_ctx()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/spl/
Ddc_spl_types.h461 bool alpha_en; member
503 (bool alpha_en,
Ddc_spl.c957 spl_in->funcs->spl_calc_lb_num_partitions(spl_in->basic_out.alpha_en, &spl_scratch->scl_data, in spl_get_optimal_number_of_taps()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/inc/hw/
Dtransform.h139 bool alpha_en; member
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dce60/
Ddce60_hw_sequencer.c312 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->bottom_pipe != 0; in dce60_program_front_end_for_pipe()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dce/
Ddce_transform.c486 REG_UPDATE(LB_DATA_FORMAT, ALPHA_EN, data->lb_params.alpha_en); in dce_transform_set_scaler()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/hwss/dce110/
Ddce110_hwseq.c1692 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->bottom_pipe != NULL; in dce110_apply_single_controller_ctx_to_hw()
2917 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->bottom_pipe != NULL; in dce110_program_front_end_for_pipe()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/core/
Ddc_resource.c1508 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = plane_state->per_pixel_alpha; in resource_build_scaling_params()
1548 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = plane_state->per_pixel_alpha; in resource_build_scaling_params()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/hwss/dcn20/
Ddcn20_hwseq.c1738 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = pipe_ctx->plane_state->per_pixel_alpha; in dcn20_update_dchubp_dpp()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/hwss/dcn10/
Ddcn10_hwseq.c2758 pipe_ctx->plane_res.scl_data.lb_params.alpha_en = per_pixel_alpha; in update_scaler()