Home
last modified time | relevance | path

Searched refs:reset_val (Results 1 – 18 of 18) sorted by relevance

/linux-6.12.1/drivers/power/supply/
Dmax17040_battery.c56 u16 reset_val; member
67 .reset_val = 0x0054,
76 .reset_val = 0x0054,
85 .reset_val = 0x0054,
94 .reset_val = 0x0054,
103 .reset_val = 0x5400,
112 .reset_val = 0x5400,
121 .reset_val = 0x5400,
130 .reset_val = 0x5400,
160 return regmap_write(chip->regmap, MAX17040_CMD, chip->data.reset_val); in max17040_reset()
Dcw2015_battery.c101 u8 reset_val; in cw_update_profile() local
108 reset_val = reg_val; in cw_update_profile()
131 reset_val &= ~CW2015_MODE_RESTART; in cw_update_profile()
132 reg_val = reset_val | CW2015_MODE_RESTART; in cw_update_profile()
141 ret = regmap_write(cw_bat->regmap, CW2015_REG_MODE, reset_val); in cw_update_profile()
230 unsigned char reset_val; in cw_power_on_reset() local
232 reset_val = CW2015_MODE_SLEEP; in cw_power_on_reset()
233 ret = regmap_write(cw_bat->regmap, CW2015_REG_MODE, reset_val); in cw_power_on_reset()
240 reset_val = CW2015_MODE_NORMAL; in cw_power_on_reset()
241 ret = regmap_write(cw_bat->regmap, CW2015_REG_MODE, reset_val); in cw_power_on_reset()
/linux-6.12.1/drivers/memory/
Dstm32-fmc2-ebi.c232 u32 reset_val; member
948 .reset_val = FMC2_BUSWIDTH_16,
995 .reset_val = FMC2_BXTR_ADDSET_MAX,
1003 .reset_val = FMC2_BXTR_ADDHLD_MAX,
1011 .reset_val = FMC2_BXTR_DATAST_MAX,
1019 .reset_val = FMC2_BXTR_BUSTURN_MAX + 1,
1032 .reset_val = FMC2_BTR_CLKDIV_MAX + 1,
1046 .reset_val = FMC2_BXTR_ADDSET_MAX,
1054 .reset_val = FMC2_BXTR_ADDHLD_MAX,
1062 .reset_val = FMC2_BXTR_DATAST_MAX,
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dio/dcn35/
Ddcn35_dio_stream_encoder.c382 uint32_t reset_val = reset ? 1 : 0; in enc35_reset_fifo() local
385 REG_UPDATE(DIG_FIFO_CTRL0, DIG_FIFO_RESET, reset_val); in enc35_reset_fifo()
389 REG_WAIT(DIG_FIFO_CTRL0, DIG_FIFO_RESET_DONE, reset_val, 10, 5000); in enc35_reset_fifo()
397 uint32_t reset_val; in enc35_is_fifo_enabled() local
399 REG_GET(DIG_FIFO_CTRL0, DIG_FIFO_ENABLE, &reset_val); in enc35_is_fifo_enabled()
400 return (reset_val == 0) ? false : true; in enc35_is_fifo_enabled()
/linux-6.12.1/arch/arm64/kvm/
Dsys_regs.c2296 { SYS_DESC(SYS_MDCCINT_EL1), trap_debug_regs, reset_val, MDCCINT_EL1, 0 },
2297 { SYS_DESC(SYS_MDSCR_EL1), trap_debug_regs, reset_val, MDSCR_EL1, 0 },
2315 { SYS_DESC(SYS_OSLSR_EL1), trap_oslsr_el1, reset_val, OSLSR_EL1,
2328 { SYS_DESC(SYS_DBGVCR32_EL2), undef_access, reset_val, DBGVCR32_EL2, 0 },
2478 { SYS_DESC(SYS_SCTLR_EL1), access_vm_reg, reset_val, SCTLR_EL1, 0x00C50078 },
2480 { SYS_DESC(SYS_CPACR_EL1), NULL, reset_val, CPACR_EL1, 0 },
2485 { SYS_DESC(SYS_ZCR_EL1), NULL, reset_val, ZCR_EL1, 0, .visibility = sve_visibility },
2491 { SYS_DESC(SYS_TCR_EL1), access_vm_reg, reset_val, TCR_EL1, 0 },
2492 { SYS_DESC(SYS_TCR2_EL1), access_vm_reg, reset_val, TCR2_EL1, 0 },
2558 { SYS_DESC(SYS_VBAR_EL1), access_rw, reset_val, VBAR_EL1, 0 },
[all …]
Dsys_regs.h144 static inline u64 reset_val(struct kvm_vcpu *vcpu, const struct sys_reg_desc *r) in reset_val() function
/linux-6.12.1/include/linux/qed/
Dqed_chain.h498 u32 reset_val = p_chain->page_cnt - 1; in qed_chain_reset() local
501 p_chain->pbl.c.u16.prod_page_idx = (u16)reset_val; in qed_chain_reset()
502 p_chain->pbl.c.u16.cons_page_idx = (u16)reset_val; in qed_chain_reset()
504 p_chain->pbl.c.u32.prod_page_idx = reset_val; in qed_chain_reset()
505 p_chain->pbl.c.u32.cons_page_idx = reset_val; in qed_chain_reset()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dio/dcn32/
Ddcn32_dio_stream_encoder.c397 uint32_t reset_val = reset ? 1 : 0; in enc32_reset_fifo() local
400 REG_UPDATE(DIG_FIFO_CTRL0, DIG_FIFO_RESET, reset_val); in enc32_reset_fifo()
404 REG_WAIT(DIG_FIFO_CTRL0, DIG_FIFO_RESET_DONE, reset_val, 10, 5000); in enc32_reset_fifo()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dio/dcn314/
Ddcn314_dio_stream_encoder.c55 uint32_t reset_val = reset ? 1 : 0; in enc314_reset_fifo() local
58 REG_UPDATE(DIG_FIFO_CTRL0, DIG_FIFO_RESET, reset_val); in enc314_reset_fifo()
62 REG_WAIT(DIG_FIFO_CTRL0, DIG_FIFO_RESET_DONE, reset_val, 10, 5000); in enc314_reset_fifo()
/linux-6.12.1/drivers/net/ethernet/amd/
Dlance.c476 int i, reset_val, lance_version; in lance_probe1() local
509 reset_val = inw(ioaddr+LANCE_RESET); /* Reset the LANCE */ in lance_probe1()
514 outw(reset_val, ioaddr+LANCE_RESET); in lance_probe1()
605 short reset_val = inw(ioaddr+LANCE_RESET); in lance_probe1() local
606 dev->dma = dma_tbl[(reset_val >> 2) & 3]; in lance_probe1()
607 dev->irq = irq_tbl[(reset_val >> 4) & 7]; in lance_probe1()
/linux-6.12.1/drivers/infiniband/hw/efa/
Defa_com.c1047 u32 reset_val = 0; in efa_com_dev_reset() local
1066 EFA_SET(&reset_val, EFA_REGS_DEV_CTL_DEV_RESET, 1); in efa_com_dev_reset()
1067 EFA_SET(&reset_val, EFA_REGS_DEV_CTL_RESET_REASON, reset_reason); in efa_com_dev_reset()
1068 writel(reset_val, edev->reg_bar + EFA_REGS_DEV_CTL_OFF); in efa_com_dev_reset()
/linux-6.12.1/drivers/scsi/hisi_sas/
Dhisi_sas_v2_hw.c1018 int i, reset_val; in reset_hw_v2_hw() local
1025 reset_val = 0x1fffff; in reset_hw_v2_hw()
1027 reset_val = 0x7ffff; in reset_hw_v2_hw()
1087 reset_val); in reset_hw_v2_hw()
1089 reset_val); in reset_hw_v2_hw()
1092 if (reset_val != (val & reset_val)) { in reset_hw_v2_hw()
1099 reset_val); in reset_hw_v2_hw()
1101 reset_val); in reset_hw_v2_hw()
1105 if (val & reset_val) { in reset_hw_v2_hw()
/linux-6.12.1/drivers/gpu/drm/msm/adreno/
Da6xx_gmu.c208 u32 mask, reset_val, val; in a6xx_gmu_start() local
214 reset_val = 0xbabeface; in a6xx_gmu_start()
217 reset_val = 0x100; in a6xx_gmu_start()
234 (val & mask) == reset_val, 100, 10000); in a6xx_gmu_start()
/linux-6.12.1/drivers/net/ethernet/amazon/ena/
Dena_com.c2101 u32 stat, timeout, cap, reset_val; in ena_com_dev_reset() local
2125 reset_val = ENA_REGS_DEV_CTL_DEV_RESET_MASK; in ena_com_dev_reset()
2126 reset_val |= (reset_reason << ENA_REGS_DEV_CTL_RESET_REASON_SHIFT) & in ena_com_dev_reset()
2128 writel(reset_val, ena_dev->reg_bar + ENA_REGS_DEV_CTL_OFF); in ena_com_dev_reset()
/linux-6.12.1/drivers/gpu/drm/bridge/
Dsamsung-dsim.c554 u32 reset_val = dsi->driver_data->reg_values[RESET_TYPE]; in samsung_dsim_reset() local
557 samsung_dsim_write(dsi, DSIM_SWRST_REG, reset_val); in samsung_dsim_reset()
/linux-6.12.1/drivers/usb/cdns3/
Dcdns3-gadget.c715 u16 reset_val = EP_CMD_TDL_MAX + 1 - tdl; in cdns3_wa2_reset_tdl() local
717 writel(EP_CMD_TDL_SET(reset_val) | EP_CMD_STDL, in cdns3_wa2_reset_tdl()
/linux-6.12.1/drivers/net/ethernet/sun/
Dniu.c932 u64 reset_val, val_rd; in serdes_init_1g_serdes() local
939 reset_val = ENET_SERDES_RESET_0; in serdes_init_1g_serdes()
945 reset_val = ENET_SERDES_RESET_1; in serdes_init_1g_serdes()
979 nw64(ENET_SERDES_RESET, reset_val); in serdes_init_1g_serdes()
982 val_rd &= ~reset_val; in serdes_init_1g_serdes()
/linux-6.12.1/drivers/net/ethernet/qlogic/qed/
Dqed_debug.c286 u32 reset_val[MAX_CHIP_IDS]; member
1701 if (s_rbc_reset_defs[i].reset_val[dev_data->chip_id]) in qed_grc_unreset_blocks()
1706 s_rbc_reset_defs[i].reset_val[chip_id]); in qed_grc_unreset_blocks()