Home
last modified time | relevance | path

Searched refs:TIME_STAMP_INT_ENABLE (Results 1 – 16 of 16) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/radeon/
Dcik.c7051 cp_m1p0 = RREG32(CP_ME1_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE; in cik_irq_set()
7052 cp_m1p1 = RREG32(CP_ME1_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE; in cik_irq_set()
7053 cp_m1p2 = RREG32(CP_ME1_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE; in cik_irq_set()
7054 cp_m1p3 = RREG32(CP_ME1_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE; in cik_irq_set()
7055 cp_m2p0 = RREG32(CP_ME2_PIPE0_INT_CNTL) & ~TIME_STAMP_INT_ENABLE; in cik_irq_set()
7056 cp_m2p1 = RREG32(CP_ME2_PIPE1_INT_CNTL) & ~TIME_STAMP_INT_ENABLE; in cik_irq_set()
7057 cp_m2p2 = RREG32(CP_ME2_PIPE2_INT_CNTL) & ~TIME_STAMP_INT_ENABLE; in cik_irq_set()
7058 cp_m2p3 = RREG32(CP_ME2_PIPE3_INT_CNTL) & ~TIME_STAMP_INT_ENABLE; in cik_irq_set()
7063 cp_int_cntl |= TIME_STAMP_INT_ENABLE; in cik_irq_set()
7071 cp_m1p0 |= TIME_STAMP_INT_ENABLE; in cik_irq_set()
[all …]
Dcikd.h1337 # define TIME_STAMP_INT_ENABLE (1 << 26) macro
1369 # define TIME_STAMP_INT_ENABLE (1 << 26) macro
Dnid.h497 # define TIME_STAMP_INT_ENABLE (1 << 26) macro
Devergreen.c4524 cp_int_cntl |= TIME_STAMP_INT_ENABLE; in evergreen_irq_set()
4528 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE; in evergreen_irq_set()
4532 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE; in evergreen_irq_set()
4538 cp_int_cntl |= TIME_STAMP_INT_ENABLE; in evergreen_irq_set()
Dsid.h1282 # define TIME_STAMP_INT_ENABLE (1 << 26) macro
Dsi.c6063 cp_int_cntl |= TIME_STAMP_INT_ENABLE; in si_irq_set()
6067 cp_int_cntl1 |= TIME_STAMP_INT_ENABLE; in si_irq_set()
6071 cp_int_cntl2 |= TIME_STAMP_INT_ENABLE; in si_irq_set()
Devergreend.h1250 # define TIME_STAMP_INT_ENABLE (1 << 26) macro
Dr600d.h718 # define TIME_STAMP_INT_ENABLE (1 << 26) macro
Dr600.c3822 cp_int_cntl |= TIME_STAMP_INT_ENABLE; in r600_irq_set()
/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/
Dgfx_v12_0.c4661 TIME_STAMP_INT_ENABLE, 0); in gfx_v12_0_set_gfx_eop_interrupt_state()
4669 TIME_STAMP_INT_ENABLE, 1); in gfx_v12_0_set_gfx_eop_interrupt_state()
4712 TIME_STAMP_INT_ENABLE, 0); in gfx_v12_0_set_compute_eop_interrupt_state()
4720 TIME_STAMP_INT_ENABLE, 1); in gfx_v12_0_set_compute_eop_interrupt_state()
Dsid.h1310 # define TIME_STAMP_INT_ENABLE (1 << 26) macro
Dgfx_v11_0.c6127 TIME_STAMP_INT_ENABLE, 0); in gfx_v11_0_set_gfx_eop_interrupt_state()
6135 TIME_STAMP_INT_ENABLE, 1); in gfx_v11_0_set_gfx_eop_interrupt_state()
6184 TIME_STAMP_INT_ENABLE, 0); in gfx_v11_0_set_compute_eop_interrupt_state()
6192 TIME_STAMP_INT_ENABLE, 1); in gfx_v11_0_set_compute_eop_interrupt_state()
Dgfx_v9_0.c5948 TIME_STAMP_INT_ENABLE, in gfx_v9_0_set_gfx_eop_interrupt_state()
5995 TIME_STAMP_INT_ENABLE, 0); in gfx_v9_0_set_compute_eop_interrupt_state()
6001 TIME_STAMP_INT_ENABLE, 1); in gfx_v9_0_set_compute_eop_interrupt_state()
Dgfx_v9_4_3.c3110 TIME_STAMP_INT_ENABLE, 0); in gfx_v9_4_3_xcc_set_compute_eop_interrupt_state()
3116 TIME_STAMP_INT_ENABLE, 1); in gfx_v9_4_3_xcc_set_compute_eop_interrupt_state()
Dgfx_v10_0.c8985 TIME_STAMP_INT_ENABLE, 0); in gfx_v10_0_set_gfx_eop_interrupt_state()
8991 TIME_STAMP_INT_ENABLE, 1); in gfx_v10_0_set_gfx_eop_interrupt_state()
9038 TIME_STAMP_INT_ENABLE, 0); in gfx_v10_0_set_compute_eop_interrupt_state()
9044 TIME_STAMP_INT_ENABLE, 1); in gfx_v10_0_set_compute_eop_interrupt_state()
Dgfx_v8_0.c6428 WREG32_FIELD(CP_INT_CNTL_RING0, TIME_STAMP_INT_ENABLE, in gfx_v8_0_set_gfx_eop_interrupt_state()