/linux-6.12.1/arch/arm64/kvm/hyp/ |
D | exception.c | 85 * For the SPSR_ELx layout for AArch64, see ARM DDI 0487E.a page C5-429. 86 * For the SPSR_ELx layout for AArch32, see ARM DDI 0487E.a page C5-426. 140 // See ARM DDI 0487E.a, page D5-2579. in enter_exception64() 144 // See ARM DDI 0487E.a, page D5-2578. in enter_exception64() 150 // See ARM DDI 0487E.a, page D2-2452. in enter_exception64() 153 // See ARM DDI 0487E.a, page D1-2306. in enter_exception64() 156 // See ARM DDI 0487E.a, page D13-3258 in enter_exception64() 161 // See ARM DDI 0487E.a, pages D1-2293 to D1-2294. in enter_exception64() 183 * - ARM DDI 0406C.d, page B1-1148 184 * - ARM DDI 0487E.a, page G8-6264 [all …]
|
/linux-6.12.1/Documentation/trace/coresight/ |
D | coresight-cpu-debug.rst | 12 (ARM DDI 0487A.k) Chapter 'Part H: External debug', the CPU can integrate 45 'ED' for register prefix (ARM DDI 0487A.k, chapter H9.1) and AArch32 uses 46 'DBG' as prefix (ARM DDI 0487A.k, chapter G5.1). The driver is unified to 49 - ARMv8-a (ARM DDI 0487A.k) and ARMv7-a (ARM DDI 0406C.b) have different 56 detailed description for offset is in ARMv7-a ARM (ARM DDI 0406C.b) chapter 70 have been enabled properly. In ARMv8-a ARM (ARM DDI 0487A.k) chapter 'H9.1
|
/linux-6.12.1/drivers/input/serio/ |
D | hil_mlc.c | 254 mlc->di_map[mlc->ddi] = rc; in hilse_match() 255 mlc->serio_map[rc].di_revmap = mlc->ddi; in hilse_match() 261 mlc->di_map[mlc->ddi] = rc; in hilse_match() 265 mlc->serio_map[rc].di_revmap = mlc->ddi; in hilse_match() 305 mlc->ddi = val; in hilse_set_ddi() 313 mlc->ddi--; in hilse_dec_ddi() 314 if (mlc->ddi <= -1) { in hilse_dec_ddi() 315 mlc->ddi = -1; in hilse_dec_ddi() 319 hil_mlc_clear_di_map(mlc, mlc->ddi + 1); in hilse_dec_ddi() 326 BUG_ON(mlc->ddi >= 6); in hilse_inc_ddi() [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/display/panel/ |
D | jdi,lpm102a188a.yaml | 37 ddi-supply: 56 - ddi-supply 88 ddi-supply = <&pp1800_lcdio>;
|
/linux-6.12.1/drivers/gpu/drm/i915/display/ |
D | intel_combo_phy.c | 169 * VBT's 'dvo port' field for child devices references the DDI, not in ehl_vbt_ddi_d_present() 179 * DDI-D _and_ an internal display on DDI-A/DSI leave an error message in ehl_vbt_ddi_d_present() 330 * display (via DDI-D) or an internal display (via DDI-A or in icl_combo_phys_init()
|
D | intel_fdi.c | 33 * DDI does not have a specific FDI_TX register. in assert_fdi_tx() 89 /* On Haswell, DDI ports are responsible for the FDI PLL setup */ in assert_fdi_tx_pll_enabled() 872 /* Starting with Haswell, different DDI ports can work in FDI mode for 874 * both the DDI port and PCH receiver for the desired DDI buffer settings. 876 * The recommended port to work in FDI mode is DDI E, which we use here. Also, 877 * please note that when FDI mode is active on DDI E, it shares 2 lines with 878 * DDI A (which is used for eDP) 931 /* Configure and enable DDI_BUF_CTL for DDI E with next voltage. in hsw_fdi_link_train() 932 * DDI E does not support port reversal, the functionality is in hsw_fdi_link_train()
|
D | intel_ddi.c | 117 * Starting with Haswell, DDI port buffers must be programmed with correct 148 * Starting with Haswell, DDI port buffers must be programmed with correct 186 drm_err(&i915->drm, "Timeout waiting for DDI BUF %c to get idle\n", in mtl_wait_ddi_buf_idle() 200 drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get idle\n", in intel_wait_ddi_buf_idle() 240 drm_err(&dev_priv->drm, "Timeout waiting for DDI BUF %c to get active\n", in intel_wait_ddi_buf_active() 674 drm_dbg_kms(display->drm, "Quirk Increase DDI disabled time\n"); in intel_ddi_disable_transcoder_func() 1097 * used on all DDI platforms. Should that change we need to 2073 * For DSI we keep the ddi clocks gated in intel_ddi_sanitize_encoder_pll_mapping() 2084 "[ENCODER:%d:%s] is disabled/in DSI mode with an ungated DDI clock, gate it\n", in intel_ddi_sanitize_encoder_pll_mapping() 2465 drm_err(&dev_priv->drm, "Timeout waiting for D2D Link enable for DDI/PORT_BUF_CTL %c\n", in mtl_ddi_enable_d2d() [all …]
|
D | intel_dpio_phy.c | 128 * struct bxt_dpio_phy_info - Hold info for a broxton DDI phy 365 "DDI PHY %d powered, but power hasn't settled\n", phy); in bxt_dpio_phy_is_enabled() 372 "DDI PHY %d powered, but still in reset\n", phy); in bxt_dpio_phy_is_enabled() 410 drm_dbg(&dev_priv->drm, "DDI PHY %d already enabled, " in _bxt_dpio_phy_init() 416 "DDI PHY %d enabled with invalid state, " in _bxt_dpio_phy_init() 531 drm_dbg(&dev_priv->drm, "DDI PHY %d reg %pV [%08x] state mismatch: " in __phy_reg_verify_state()
|
D | intel_display_power_map.c | 101 POWER_DOMAIN_PORT_CRT, /* DDI E */ 135 POWER_DOMAIN_PORT_CRT, /* DDI E */ 1049 * - top-level GTC (DDI-level GTC is in the well associated with the DDI) 1296 * - Top-level GTC (DDI-level GTC is in the well associated with the DDI)
|
D | icl_dsi.c | 243 * table in BSPEC under DDI buffer programing in dsi_program_swing_and_deemphasis() 519 drm_err(&dev_priv->drm, "DDI port:%c buffer idle\n", in gen11_dsi_enable_ddi_buffer() 826 /* enable DDI buffer */ in gen11_dsi_configure_transcoder() 1108 /* step 4a: power up all lanes of the DDI used by DSI */ in gen11_dsi_enable_port_and_phy() 1120 /* enable DDI buffer */ in gen11_dsi_enable_port_and_phy() 1337 /* disable ddi function */ in gen11_dsi_deconfigure_trancoder() 1370 "DDI port:%c buffer not idle\n", in gen11_dsi_disable_port() 1393 /* set mode to DDI */ in gen11_dsi_disable_io_power()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/include/ |
D | grph_object_ctrl_defs.h | 238 * DDI PHY channel mapping reflecting XBAR setting 254 /* DDI PHY ID for the transmitter */ 256 /* DDI PHY channel mapping reflecting crossbar setting */
|
/linux-6.12.1/tools/perf/arch/arm64/util/ |
D | tsc.c | 12 * According to ARM DDI 0487F.c, from Armv8.0 to Armv8.5 inclusive, the in rdtsc()
|
/linux-6.12.1/Documentation/translations/zh_CN/arch/arm64/ |
D | hugetlbpage.rst | 29 架构中转换页表条目(D4.5.3, ARM DDI 0487C.a)中提供一个连续
|
/linux-6.12.1/tools/testing/selftests/arm64/signal/ |
D | sve_helpers.c | 39 * See the ARM ARM, DDI 0487K.a, B1.4.2: I_QQRNR and I_NWYBP. in sve_fill_vls()
|
/linux-6.12.1/Documentation/translations/zh_TW/arch/arm64/ |
D | hugetlbpage.rst | 32 架構中轉換頁表條目(D4.5.3, ARM DDI 0487C.a)中提供一個連續
|
/linux-6.12.1/Documentation/devicetree/bindings/arm/ |
D | arm,vexpress-juno.yaml | 72 in a test chip on the core tile. See ARM DDI 0503I. 77 cores in a test chip on the core tile. See ARM DDI 0498D.
|
D | arm,coresight-cpu-debug.yaml | 17 reference manual (ARM DDI 0487A.k) Chapter 'Part H: External debug'. The
|
/linux-6.12.1/arch/arm64/kernel/ |
D | cpuinfo.c | 290 * whose upper 32 bits are RES0 (per C5.1.1, ARM DDI 0487A.i), however 292 * be made use of in future, and between ARM DDI 0487A.c and ARM DDI
|
/linux-6.12.1/Documentation/arch/arm64/ |
D | hugetlbpage.rst | 27 (D4.5.3, ARM DDI 0487C.a) that hints to the MMU to indicate that it is one of a
|
/linux-6.12.1/drivers/pci/ |
D | pci-driver.c | 307 struct drv_dev_and_id *ddi = _ddi; in local_pci_probe() local 308 struct pci_dev *pci_dev = ddi->dev; in local_pci_probe() 309 struct pci_driver *pci_drv = ddi->drv; in local_pci_probe() 324 rc = pci_drv->probe(pci_dev, ddi->id); in local_pci_probe() 354 struct drv_dev_and_id ddi = { drv, dev, id }; in pci_call_probe() local 390 error = work_on_cpu(cpu, local_pci_probe, &ddi); in pci_call_probe() 392 error = local_pci_probe(&ddi); in pci_call_probe()
|
/linux-6.12.1/include/linux/amba/ |
D | kmi.h | 11 * Reference Manual - ARM DDI 0143B - see http://www.arm.com/
|
/linux-6.12.1/drivers/acpi/arm64/ |
D | gtdt.c | 212 * See ARM DDI 0487A.k_iss10775, page I1-5129, Table I1-3 in gtdt_parse_timer_block() 262 * See ARM DDI 0487A.k_iss10775, page I1-5130, Table I1-4 in gtdt_parse_timer_block()
|
/linux-6.12.1/arch/arm64/include/asm/ |
D | kgdb.h | 47 * protocol. In fact this statement is still present in ARM DDI 0487A.i.
|
D | daifflags.h | 98 * From the ARM ARM DDI 0487D.a, section D1.7.1 in local_daif_restore()
|
/linux-6.12.1/drivers/hwtracing/coresight/ |
D | coresight-cpu-debug.c | 125 * According to ARM DDI 0487A.k, before access external debug 218 * As described in ARM DDI 0487A.k, if the processing in debug_read_regs() 359 * In ARM DDI 0487A.k, the EDDEVID1.PCSROffset is used to in debug_init_arch_data()
|