/linux-6.12.1/Documentation/devicetree/bindings/iio/adc/ |
D | qcom,spmi-rradc.yaml | 29 enum: [0, 1, 4, 12, 20, 40, 60, 80] 44 #size-cells = <0>; 48 reg = <0x4500>;
|
/linux-6.12.1/drivers/regulator/ |
D | qcom_spmi-regulator.c | 25 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_NONE 0x00 26 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN0 0x01 27 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN1 0x02 28 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN2 0x04 29 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_EN3 0x08 30 #define SPMI_REGULATOR_PIN_CTRL_ENABLE_HW_DEFAULT 0x10 33 #define SPMI_REGULATOR_PIN_CTRL_HPM_NONE 0x00 34 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN0 0x01 35 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN1 0x02 36 #define SPMI_REGULATOR_PIN_CTRL_HPM_EN2 0x04 [all …]
|
D | qcom-pm8008-regulator.c | 22 #define LDO_STEPPER_CTL_REG 0x3b 23 #define STEP_RATE_MASK GENMASK(1, 0) 25 #define LDO_VSET_LB_REG 0x40 27 #define LDO_ENABLE_REG 0x46 45 REGULATOR_LINEAR_RANGE(528000, 0, 122, 8000), 49 REGULATOR_LINEAR_RANGE(1504000, 0, 237, 8000), 53 { "ldo1", "vdd-l1-l2", 0x4000, 225000, nldo_ranges, }, 54 { "ldo2", "vdd-l1-l2", 0x4100, 225000, nldo_ranges, }, 55 { "ldo3", "vdd-l3-l4", 0x4200, 300000, pldo_ranges, }, 56 { "ldo4", "vdd-l3-l4", 0x4300, 300000, pldo_ranges, }, [all …]
|
/linux-6.12.1/arch/powerpc/boot/dts/fsl/ |
D | pq3-duart-0.dtsi | 2 * PQ3 DUART device tree stub [ controller @ offset 0x4000 ] 36 cell-index = <0>; 39 reg = <0x4500 0x100>; 40 clock-frequency = <0>; 41 interrupts = <42 2 0 0>; 48 reg = <0x4600 0x100>; 49 clock-frequency = <0>; 50 interrupts = <42 2 0 0>;
|
/linux-6.12.1/arch/arm64/boot/dts/qcom/ |
D | pmi8998.dtsi | 8 reg = <0x2 SPMI_USID>; 10 #size-cells = <0>; 14 reg = <0x1000>; 16 interrupts = <0x2 0x13 0x4 IRQ_TYPE_EDGE_BOTH>, 17 <0x2 0x12 0x2 IRQ_TYPE_EDGE_BOTH>, 18 <0x2 0x16 0x1 IRQ_TYPE_EDGE_RISING>, 19 <0x2 0x13 0x6 IRQ_TYPE_EDGE_RISING>; 34 reg = <0xc000>; 36 gpio-ranges = <&pmi8998_gpios 0 0 14>; 44 reg = <0x4500>; [all …]
|
D | pm660.dtsi | 37 pmic@0 { 39 reg = <0x0 SPMI_USID>; 41 #size-cells = <0>; 45 reg = <0x6000>, <0x6100>; 47 interrupts = <0x0 0x61 0x1 IRQ_TYPE_EDGE_RISING>; 52 reg = <0x800>; 53 mode-bootloader = <0x2>; 54 mode-recovery = <0x1>; 58 interrupts = <0x0 0x8 0 IRQ_TYPE_EDGE_BOTH>; 68 interrupts = <0x0 0x8 1 IRQ_TYPE_EDGE_BOTH>; [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/spi/ |
D | omap-spi.yaml | 109 reg = <0x2100000 0x400>; 114 #size-cells = <0>; 115 dmas = <&main_udmap 0xc500>, <&main_udmap 0x4500>;
|
/linux-6.12.1/drivers/dma/ti/ |
D | k3-psil-am654.c | 54 PSIL_SA2UL(0x4000, 0), 55 PSIL_SA2UL(0x4001, 0), 56 PSIL_SA2UL(0x4002, 0), 57 PSIL_SA2UL(0x4003, 0), 59 PSIL_ETHERNET(0x4100), 60 PSIL_ETHERNET(0x4101), 61 PSIL_ETHERNET(0x4102), 62 PSIL_ETHERNET(0x4103), 64 PSIL_ETHERNET(0x4200), 65 PSIL_ETHERNET(0x4201), [all …]
|
D | k3-psil-am62.c | 73 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 74 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 75 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 76 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 78 PSIL_PDMA_XY_PKT(0x4300), 79 PSIL_PDMA_XY_PKT(0x4301), 80 PSIL_PDMA_XY_PKT(0x4302), 81 PSIL_PDMA_XY_PKT(0x4303), 82 PSIL_PDMA_XY_PKT(0x4304), 83 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
D | k3-psil-am62a.c | 83 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 84 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 85 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 86 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 88 PSIL_PDMA_XY_PKT(0x4300), 89 PSIL_PDMA_XY_PKT(0x4301), 90 PSIL_PDMA_XY_PKT(0x4302), 91 PSIL_PDMA_XY_PKT(0x4303), 92 PSIL_PDMA_XY_PKT(0x4304), 93 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
D | k3-psil-am64.c | 66 PSIL_SAUL(0x4000, 17, 32, 8, 32, 0), 67 PSIL_SAUL(0x4001, 18, 32, 8, 33, 0), 68 PSIL_SAUL(0x4002, 19, 40, 8, 40, 0), 69 PSIL_SAUL(0x4003, 20, 40, 8, 41, 0), 71 PSIL_ETHERNET(0x4100, 21, 48, 16), 72 PSIL_ETHERNET(0x4101, 22, 64, 16), 73 PSIL_ETHERNET(0x4102, 23, 80, 16), 74 PSIL_ETHERNET(0x4103, 24, 96, 16), 76 PSIL_ETHERNET(0x4200, 25, 112, 16), 77 PSIL_ETHERNET(0x4201, 26, 128, 16), [all …]
|
D | k3-psil-am62p.c | 83 PSIL_SAUL(0x7504, 20, 35, 8, 35, 0), 84 PSIL_SAUL(0x7505, 21, 35, 8, 36, 0), 85 PSIL_SAUL(0x7506, 22, 43, 8, 43, 0), 86 PSIL_SAUL(0x7507, 23, 43, 8, 44, 0), 88 PSIL_PDMA_XY_PKT(0x4300), 89 PSIL_PDMA_XY_PKT(0x4301), 90 PSIL_PDMA_XY_PKT(0x4302), 91 PSIL_PDMA_XY_PKT(0x4303), 92 PSIL_PDMA_XY_PKT(0x4304), 93 PSIL_PDMA_XY_PKT(0x4305), [all …]
|
D | k3-psil-j721e.c | 72 PSIL_SA2UL(0x4000, 0), 73 PSIL_SA2UL(0x4001, 0), 74 PSIL_SA2UL(0x4002, 0), 75 PSIL_SA2UL(0x4003, 0), 77 PSIL_ETHERNET(0x4100), 78 PSIL_ETHERNET(0x4101), 79 PSIL_ETHERNET(0x4102), 80 PSIL_ETHERNET(0x4103), 82 PSIL_ETHERNET(0x4200), 83 PSIL_ETHERNET(0x4201), [all …]
|
/linux-6.12.1/arch/powerpc/boot/dts/ |
D | storcenter.dts | 30 #size-cells = <0>; 32 PowerPC,8241@0 { 34 reg = <0>; 37 bus-frequency = <0>; /* from bootwrapper */ 47 reg = <0x00000000 0x04000000>; /* 64MB @ 0x0 */ 55 store-gathering = <0>; /* 0 == off, !0 == on */ 56 ranges = <0x0 0xfc000000 0x100000>; 57 reg = <0xfc000000 0x100000>; /* EUMB */ 58 bus-frequency = <0>; /* fixed by loader */ 62 #size-cells = <0>; [all …]
|
D | mpc8349emitxgp.dts | 25 #size-cells = <0>; 27 PowerPC,8349@0 { 29 reg = <0x0>; 34 timebase-frequency = <0>; // from bootloader 35 bus-frequency = <0>; // from bootloader 36 clock-frequency = <0>; // from bootloader 42 reg = <0x00000000 0x10000000>; 50 ranges = <0x0 0xe0000000 0x00100000>; 51 reg = <0xe0000000 0x00000200>; 52 bus-frequency = <0>; // from bootloader [all …]
|
D | mpc8308rdb.dts | 26 #size-cells = <0>; 28 PowerPC,8308@0 { 30 reg = <0x0>; 35 timebase-frequency = <0>; // from bootloader 36 bus-frequency = <0>; // from bootloader 37 clock-frequency = <0>; // from bootloader 43 reg = <0x00000000 0x08000000>; // 128MB at 0 50 reg = <0xe0005000 0x1000>; 51 interrupts = <77 0x8>; 57 ranges = <0x0 0x0 0xfe000000 0x00800000 [all …]
|
D | mpc8308_p1m.dts | 25 #size-cells = <0>; 27 PowerPC,8308@0 { 29 reg = <0x0>; 34 timebase-frequency = <0>; // from bootloader 35 bus-frequency = <0>; // from bootloader 36 clock-frequency = <0>; // from bootloader 42 reg = <0x00000000 0x08000000>; // 128MB at 0 49 reg = <0xe0005000 0x1000>; 50 interrupts = <77 0x8>; 53 ranges = <0x0 0x0 0xfc000000 0x04000000 [all …]
|
D | asp834x-redboot.dts | 25 #size-cells = <0>; 27 PowerPC,8347@0 { 29 reg = <0x0>; 34 timebase-frequency = <0>; // from bootloader 35 bus-frequency = <0>; // from bootloader 36 clock-frequency = <0>; // from bootloader 42 reg = <0x00000000 0x8000000>; // 128MB at 0 51 reg = <0xff005000 0x1000>; 52 interrupts = <77 0x8>; 56 0 0 0xf0000000 0x02000000 [all …]
|
D | socrates.dts | 27 #size-cells = <0>; 29 PowerPC,8544@0 { 31 reg = <0>; 34 d-cache-size = <0x8000>; // L1, 32K 35 i-cache-size = <0x8000>; // L1, 32K 36 timebase-frequency = <0>; 37 bus-frequency = <0>; 38 clock-frequency = <0>; 45 reg = <0x00000000 0x00000000>; // Filled in by U-Boot 53 ranges = <0x00000000 0xe0000000 0x00100000>; [all …]
|
D | tqm8540.dts | 29 #size-cells = <0>; 31 PowerPC,8540@0 { 33 reg = <0>; 38 timebase-frequency = <0>; 39 bus-frequency = <0>; 40 clock-frequency = <0>; 47 reg = <0x00000000 0x10000000>; 54 ranges = <0x0 0xe0000000 0x100000>; 55 bus-frequency = <0>; 58 ecm-law@0 { [all …]
|
/linux-6.12.1/drivers/gpu/drm/nouveau/nvkm/subdev/therm/ |
D | gk104.c | 38 for (i = 0; order[i].type != NVKM_SUBDEV_NR; i++) { in gk104_clkgate_enable() 42 nvkm_mask(dev, 0x20200 + order[i].offset, 0xff00, 0x4500); in gk104_clkgate_enable() 46 nvkm_wr32(dev, 0x020288, therm->idle_filter->fecs); in gk104_clkgate_enable() 47 nvkm_wr32(dev, 0x02028c, therm->idle_filter->hubmmu); in gk104_clkgate_enable() 50 for (i = 0; order[i].type != NVKM_SUBDEV_NR; i++) { in gk104_clkgate_enable() 54 nvkm_mask(dev, 0x20200 + order[i].offset, 0x00ff, 0x0045); in gk104_clkgate_enable() 67 for (i = 0; order[i].type != NVKM_SUBDEV_NR; i++) { in gk104_clkgate_fini() 71 nvkm_mask(dev, 0x20200 + order[i].offset, 0xff, 0x54); in gk104_clkgate_fini() 76 { NVKM_ENGINE_GR, 0, 0x00 }, 77 { NVKM_ENGINE_MSPDEC, 0, 0x04 }, [all …]
|
/linux-6.12.1/drivers/gpu/drm/xe/ |
D | xe_reg_whitelist.c | 35 XE_RTP_ACTIONS(WHITELIST(COMMON_SLICE_CHICKEN1, 0)) 39 XE_RTP_ACTIONS(WHITELIST(HIZ_CHICKEN, 0)) 43 XE_RTP_ACTIONS(WHITELIST(RING_CTX_TIMESTAMP(0), 49 XE_RTP_ACTIONS(WHITELIST(XE_REG(0x4400), 52 WHITELIST(XE_REG(0x4500), 58 XE_RTP_ACTIONS(WHITELIST(BCS_SWCTRL(0), 65 XE_RTP_ACTIONS(WHITELIST(CSBE_DEBUG_STATUS(RENDER_RING_BASE), 0)) 140 range_end = range_start | REG_GENMASK(range_bit, 0); in xe_reg_whitelist_print_entry() 154 drm_printf_indent(p, indent, "REG[0x%x-0x%x]: %s %s access\n", in xe_reg_whitelist_print_entry()
|
/linux-6.12.1/drivers/media/i2c/ |
D | ov8858.c | 36 #define OV8858_REG_ADDR_MASK 0xffff 41 #define OV8858_REG_SC_CTRL0100 OV8858_REG_8BIT(0x0100) 42 #define OV8858_MODE_SW_STANDBY 0x0 43 #define OV8858_MODE_STREAMING 0x1 45 #define OV8858_REG_CHIP_ID OV8858_REG_24BIT(0x300a) 46 #define OV8858_CHIP_ID 0x008858 48 #define OV8858_REG_SUB_ID OV8858_REG_8BIT(0x302a) 49 #define OV8858_R1A 0xb0 50 #define OV8858_R2A 0xb2 52 #define OV8858_REG_LONG_EXPO OV8858_REG_24BIT(0x3500) [all …]
|
D | ov13858.c | 17 #define OV13858_REG_MODE_SELECT 0x0100 18 #define OV13858_MODE_STANDBY 0x00 19 #define OV13858_MODE_STREAMING 0x01 21 #define OV13858_REG_SOFTWARE_RST 0x0103 22 #define OV13858_SOFTWARE_RST 0x01 25 #define OV13858_REG_PLL1_CTRL_0 0x0300 26 #define OV13858_REG_PLL1_CTRL_1 0x0301 27 #define OV13858_REG_PLL1_CTRL_2 0x0302 28 #define OV13858_REG_PLL1_CTRL_3 0x0303 29 #define OV13858_REG_PLL1_CTRL_4 0x0304 [all …]
|
/linux-6.12.1/drivers/scsi/esas2r/ |
D | atioctl.h | 58 #define IOCTL_SUCCESS 0 76 * NOTE - if channel == 0xFF, the request is 83 #define FUNC_FW_DOWNLOAD 0x09 84 #define FUNC_FW_UPLOAD 0x12 87 #define FW_IMG_FW 0x01 88 #define FW_IMG_BIOS 0x02 89 #define FW_IMG_NVR 0x03 90 #define FW_IMG_RAW 0x04 91 #define FW_IMG_FM_API 0x05 92 #define FW_IMG_FS_API 0x06 [all …]
|