Searched +full:0 +full:x4080 (Results 1 – 25 of 75) sorted by relevance
123
/linux-6.12.1/Documentation/devicetree/bindings/interrupt-controller/ |
D | riscv,aplic.yaml | 74 first child APLIC domain assigned child index 0. The APLIC domain child 122 reg = <0xc000000 0x4080>; 134 reg = <0xd000000 0x4080>; 144 reg = <0xe000000 0x4080>; 156 reg = <0xc000000 0x4000>; 167 reg = <0xd000000 0x4000>;
|
/linux-6.12.1/drivers/remoteproc/ |
D | mtk_common.h | 15 #define MT8183_SW_RSTN 0x0 16 #define MT8183_SW_RSTN_BIT BIT(0) 17 #define MT8183_SCP_TO_HOST 0x1C 18 #define MT8183_SCP_IPC_INT_BIT BIT(0) 20 #define MT8183_HOST_TO_SCP 0x28 21 #define MT8183_HOST_IPC_INT_BIT BIT(0) 22 #define MT8183_WDT_CFG 0x84 23 #define MT8183_SCP_CLK_SW_SEL 0x4000 24 #define MT8183_SCP_CLK_DIV_SEL 0x4024 25 #define MT8183_SCP_SRAM_PDN 0x402C [all …]
|
/linux-6.12.1/drivers/gpu/host1x/hw/ |
D | hw_host1x08_common.h | 6 #define HOST1X_COMMON_OFA_MLOCK 0x4050 7 #define HOST1X_COMMON_NVJPG1_MLOCK 0x4070 8 #define HOST1X_COMMON_VIC_MLOCK 0x4078 9 #define HOST1X_COMMON_NVENC_MLOCK 0x407c 10 #define HOST1X_COMMON_NVDEC_MLOCK 0x4080 11 #define HOST1X_COMMON_NVJPG_MLOCK 0x4084
|
/linux-6.12.1/Documentation/devicetree/bindings/soc/ti/ |
D | ti,am654-serdes-ctrl.yaml | 36 reg = <0x4080 0x4>; 41 mux-reg-masks = <0x0 0x3>; /* lane select */
|
D | ti,j721e-system-controller.yaml | 48 "^mux-controller@[0-9a-f]+$": 53 "^clock-controller@[0-9a-f]+$": 59 "phy@[0-9a-f]+$": 65 "^chipid@[0-9a-f]+$": 84 reg = <0x00100000 0x1c000>; 91 reg = <0x00004080 0x50>; 95 <0x4080 0x3>, <0x4084 0x3>, /* SERDES0 lane0/1 select */ 96 <0x4090 0x3>, <0x4094 0x3>, /* SERDES1 lane0/1 select */ 97 <0x40a0 0x3>, <0x40a4 0x3>, /* SERDES2 lane0/1 select */ 98 <0x40b0 0x3>, <0x40b4 0x3>, /* SERDES3 lane0/1 select */ [all …]
|
/linux-6.12.1/drivers/ntb/hw/intel/ |
D | ntb_hw_gen3.h | 50 #define GEN3_IMBAR1SZ_OFFSET 0x00d0 51 #define GEN3_IMBAR2SZ_OFFSET 0x00d1 52 #define GEN3_EMBAR1SZ_OFFSET 0x00d2 53 #define GEN3_EMBAR2SZ_OFFSET 0x00d3 54 #define GEN3_DEVCTRL_OFFSET 0x0098 55 #define GEN3_DEVSTS_OFFSET 0x009a 56 #define GEN3_UNCERRSTS_OFFSET 0x014c 57 #define GEN3_CORERRSTS_OFFSET 0x0158 58 #define GEN3_LINK_STATUS_OFFSET 0x01a2 60 #define GEN3_NTBCNTL_OFFSET 0x0000 [all …]
|
/linux-6.12.1/drivers/dma/xilinx/ |
D | xdma-regs.h | 32 #define XDMA_DESC_MAGIC 0xad4bUL 34 #define XDMA_DESC_FLAGS_BITS GENMASK(7, 0) 35 #define XDMA_DESC_STOPPED BIT(0) 75 #define XDMA_CHAN_IDENTIFIER 0x0 76 #define XDMA_CHAN_CONTROL 0x4 77 #define XDMA_CHAN_CONTROL_W1S 0x8 78 #define XDMA_CHAN_CONTROL_W1C 0xc 79 #define XDMA_CHAN_STATUS 0x40 80 #define XDMA_CHAN_STATUS_RC 0x44 81 #define XDMA_CHAN_COMPLETED_DESC 0x48 [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/amlogic/ |
D | amlogic-t7.dtsi | 16 #address-cells = <0x2>; 17 #size-cells = <0x0>; 54 reg = <0x0 0x100>; 61 reg = <0x0 0x101>; 68 reg = <0x0 0x102>; 75 reg = <0x0 0x103>; 79 cpu0: cpu@0 { 82 reg = <0x0 0x0>; 89 reg = <0x0 0x1>; 96 reg = <0x0 0x2>; [all …]
|
D | amlogic-c3.dtsi | 19 #size-cells = <0>; 21 cpu0: cpu@0 { 24 reg = <0x0 0x0>; 31 reg = <0x0 0x1>; 53 #clock-cells = <0>; 67 reg = <0x0 0x07f50e00 0x0 0x100>; 70 ranges = <0 0x0 0x07f50e00 0x100>; 72 scmi_shmem: sram@0 { 74 reg = <0x0 0x100>; 81 arm,smc-id = <0x820000C1>; [all …]
|
D | meson-s4.dtsi | 18 #size-cells = <0>; 20 cpu0: cpu@0 { 23 reg = <0x0 0x0>; 30 reg = <0x0 0x1>; 37 reg = <0x0 0x2>; 44 reg = <0x0 0x3>; 66 #clock-cells = <0>; 89 #address-cells = <0>; 91 reg = <0x0 0xfff01000 0 0x1000>, 92 <0x0 0xfff02000 0 0x2000>, [all …]
|
/linux-6.12.1/drivers/net/ethernet/tehuti/ |
D | tn40_regs.h | 8 #define TN40_REGS_SIZE 0x10000 10 /* Registers from 0x0000-0x00fc were remapped to 0x4000-0x40fc */ 11 #define TN40_REG_TXD_CFG1_0 0x4000 12 #define TN40_REG_TXD_CFG1_1 0x4004 13 #define TN40_REG_TXD_CFG1_2 0x4008 14 #define TN40_REG_TXD_CFG1_3 0x400C 16 #define TN40_REG_RXF_CFG1_0 0x4010 17 #define TN40_REG_RXF_CFG1_1 0x4014 18 #define TN40_REG_RXF_CFG1_2 0x4018 19 #define TN40_REG_RXF_CFG1_3 0x401C [all …]
|
D | tehuti.h | 81 # define L32_64(x) (u32) ((u64)(x) & 0xffffffff) 83 # define H32_64(x) 0 105 # define NETDEV_TX_OK 0 134 #define GET_INT_COAL(x) GET_BITS_SHIFT(x, 15, 0) 189 * if len == 0 addr is dma 190 * if len != 0 addr is skb */ 207 u64 InUCast; /* 0x7200 */ 208 u64 InMCast; /* 0x7210 */ 209 u64 InBCast; /* 0x7220 */ 210 u64 InPkts; /* 0x7230 */ [all …]
|
/linux-6.12.1/drivers/gpu/drm/radeon/reg_srcs/ |
D | rv515 | 1 rv515 0x6d40 2 0x1434 SRC_Y_X 3 0x1438 DST_Y_X 4 0x143C DST_HEIGHT_WIDTH 5 0x146C DP_GUI_MASTER_CNTL 6 0x1474 BRUSH_Y_X 7 0x1478 DP_BRUSH_BKGD_CLR 8 0x147C DP_BRUSH_FRGD_CLR 9 0x1480 BRUSH_DATA0 10 0x1484 BRUSH_DATA1 [all …]
|
/linux-6.12.1/arch/powerpc/include/asm/ |
D | spu.h | 23 #define MFC_PUT_CMD 0x20 24 #define MFC_PUTS_CMD 0x28 25 #define MFC_PUTR_CMD 0x30 26 #define MFC_PUTF_CMD 0x22 27 #define MFC_PUTB_CMD 0x21 28 #define MFC_PUTFS_CMD 0x2A 29 #define MFC_PUTBS_CMD 0x29 30 #define MFC_PUTRF_CMD 0x32 31 #define MFC_PUTRB_CMD 0x31 32 #define MFC_PUTL_CMD 0x24 [all …]
|
/linux-6.12.1/arch/arm64/boot/dts/ti/ |
D | k3-j722s-main.dtsi | 12 serdes_refclk: clk-0 { 14 #clock-cells = <0>; 15 clock-frequency = <0>; 22 ranges = <0x0f000000 0x0 0x0f000000 0x00010000>; 26 clocks = <&k3_clks 279 0>, <&k3_clks 279 1>, <&serdes_refclk>; 37 reg = <0x0f000000 0x00010000>; 39 resets = <&serdes_wiz0 0>; 51 #size-cells = <0>; 60 ranges = <0x0f010000 0x0 0x0f010000 0x00010000>; 64 clocks = <&k3_clks 280 0>, <&k3_clks 280 1>, <&serdes_refclk>; [all …]
|
/linux-6.12.1/drivers/net/ethernet/chelsio/cxgb4/ |
D | t4_pci_id_tbl.h | 46 * -- The PCI Function Number to use in the PCI Device ID Table. "0" 73 /* T4 and later ASICs use a PCI Device ID scheme of 0xVFPP where: 76 * F = "0" for PF 0..3; "4".."7" for PF4..7; and "8" for VFs 97 CH_PCI_ID_TABLE_FENTRY(0x4000), /* T440-dbg */ 98 CH_PCI_ID_TABLE_FENTRY(0x4001), /* T420-cr */ 99 CH_PCI_ID_TABLE_FENTRY(0x4002), /* T422-cr */ 100 CH_PCI_ID_TABLE_FENTRY(0x4003), /* T440-cr */ 101 CH_PCI_ID_TABLE_FENTRY(0x4004), /* T420-bch */ 102 CH_PCI_ID_TABLE_FENTRY(0x4005), /* T440-bch */ 103 CH_PCI_ID_TABLE_FENTRY(0x4006), /* T440-ch */ [all …]
|
/linux-6.12.1/arch/arm/boot/dts/nxp/mxs/ |
D | imx28-pinfunc.h | 13 #define MX28_PAD_GPMI_D00__GPMI_D0 0x0000 14 #define MX28_PAD_GPMI_D01__GPMI_D1 0x0010 15 #define MX28_PAD_GPMI_D02__GPMI_D2 0x0020 16 #define MX28_PAD_GPMI_D03__GPMI_D3 0x0030 17 #define MX28_PAD_GPMI_D04__GPMI_D4 0x0040 18 #define MX28_PAD_GPMI_D05__GPMI_D5 0x0050 19 #define MX28_PAD_GPMI_D06__GPMI_D6 0x0060 20 #define MX28_PAD_GPMI_D07__GPMI_D7 0x0070 21 #define MX28_PAD_GPMI_CE0N__GPMI_CE0N 0x0100 22 #define MX28_PAD_GPMI_CE1N__GPMI_CE1N 0x0110 [all …]
|
/linux-6.12.1/include/linux/mfd/wm831x/ |
D | core.h | 25 #define WM831X_RESET_ID 0x00 26 #define WM831X_REVISION 0x01 27 #define WM831X_PARENT_ID 0x4000 28 #define WM831X_SYSVDD_CONTROL 0x4001 29 #define WM831X_THERMAL_MONITORING 0x4002 30 #define WM831X_POWER_STATE 0x4003 31 #define WM831X_WATCHDOG 0x4004 32 #define WM831X_ON_PIN_CONTROL 0x4005 33 #define WM831X_RESET_CONTROL 0x4006 34 #define WM831X_CONTROL_INTERFACE 0x4007 [all …]
|
/linux-6.12.1/sound/soc/codecs/ |
D | adau1781.c | 24 #define ADAU1781_DMIC_BEEP_CTRL 0x4008 25 #define ADAU1781_LEFT_PGA 0x400e 26 #define ADAU1781_RIGHT_PGA 0x400f 27 #define ADAU1781_LEFT_PLAYBACK_MIXER 0x401c 28 #define ADAU1781_RIGHT_PLAYBACK_MIXER 0x401e 29 #define ADAU1781_MONO_PLAYBACK_MIXER 0x401f 30 #define ADAU1781_LEFT_LINEOUT 0x4025 31 #define ADAU1781_RIGHT_LINEOUT 0x4026 32 #define ADAU1781_SPEAKER 0x4027 33 #define ADAU1781_BEEP_ZC 0x4028 [all …]
|
/linux-6.12.1/drivers/video/fbdev/ |
D | hpfb.c | 34 #define TC_NBLANK 0x4080 35 #define TC_WEN 0x4088 36 #define TC_REN 0x408c 37 #define TC_FBEN 0x4090 38 #define TC_PRR 0x40ea 41 #define RR_CLEAR 0x0 42 #define RR_COPY 0x3 43 #define RR_NOOP 0x5 44 #define RR_XOR 0x6 45 #define RR_INVERT 0xa [all …]
|
/linux-6.12.1/arch/alpha/include/asm/ |
D | core_mcpcia.h | 58 * 00 00 Byte 1110 0x000 59 * 01 00 Byte 1101 0x020 60 * 10 00 Byte 1011 0x040 61 * 11 00 Byte 0111 0x060 63 * 00 01 Word 1100 0x008 64 * 01 01 Word 1001 0x028 <= Not supported in this code. 65 * 10 01 Word 0011 0x048 67 * 00 10 Tribyte 1000 0x010 68 * 01 10 Tribyte 0001 0x030 70 * 10 11 Longword 0000 0x058 [all …]
|
/linux-6.12.1/drivers/net/ethernet/agere/ |
D | et131x.h | 53 #define LBCIF_DWORD0_GROUP 0xAC 54 #define LBCIF_DWORD1_GROUP 0xB0 57 #define LBCIF_ADDRESS_REGISTER 0xAC 58 #define LBCIF_DATA_REGISTER 0xB0 59 #define LBCIF_CONTROL_REGISTER 0xB1 60 #define LBCIF_STATUS_REGISTER 0xB2 63 #define LBCIF_CONTROL_SEQUENTIAL_READ 0x01 64 #define LBCIF_CONTROL_PAGE_WRITE 0x02 65 #define LBCIF_CONTROL_EEPROM_RELOAD 0x08 66 #define LBCIF_CONTROL_TWO_BYTE_ADDR 0x20 [all …]
|
/linux-6.12.1/tools/perf/pmu-events/arch/x86/westmereep-sp/ |
D | memory.json | 4 "Counter": "0,1,2,3", 5 "EventCode": "0xB7, 0xBB", 7 "MSRIndex": "0x1a6,0x1a7", 8 "MSRValue": "0x6011", 10 "UMask": "0x1" 14 "Counter": "0,1,2,3", 15 "EventCode": "0xB7, 0xBB", 17 "MSRIndex": "0x1a6,0x1a7", 18 "MSRValue": "0xF811", 20 "UMask": "0x1" [all …]
|
/linux-6.12.1/drivers/net/ethernet/hisilicon/hns/ |
D | hns_dsaf_misc.c | 12 HNS_OP_RESET_FUNC = 0x1, 13 HNS_OP_SERDES_LP_FUNC = 0x2, 14 HNS_OP_LED_SET_FUNC = 0x3, 15 HNS_OP_GET_PORT_TYPE_FUNC = 0x4, 16 HNS_OP_GET_SFP_STAT_FUNC = 0x5, 17 HNS_OP_LOCATE_LED_SET_FUNC = 0x6, 21 HNS_DSAF_RESET_FUNC = 0x1, 22 HNS_PPE_RESET_FUNC = 0x2, 23 HNS_XGE_RESET_FUNC = 0x4, 24 HNS_GE_RESET_FUNC = 0x5, [all …]
|
/linux-6.12.1/tools/perf/pmu-events/arch/x86/westmereep-dp/ |
D | memory.json | 4 "Counter": "0,1,2,3", 5 "EventCode": "0x5", 8 "UMask": "0x2" 12 "Counter": "0,1,2,3", 13 "EventCode": "0xB7, 0xBB", 15 "MSRIndex": "0x1a6,0x1a7", 16 "MSRValue": "0x3011", 18 "UMask": "0x1" 22 "Counter": "0,1,2,3", 23 "EventCode": "0xB7, 0xBB", [all …]
|
123