/linux-6.12.1/drivers/net/wireless/mediatek/mt76/mt7915/ |
D | mmio.c | 21 [INT_SOURCE_CSR] = 0xd7010, 22 [INT_MASK_CSR] = 0xd7014, 23 [INT1_SOURCE_CSR] = 0xd7088, 24 [INT1_MASK_CSR] = 0xd708c, 25 [INT_MCU_CMD_SOURCE] = 0xd51f0, 26 [INT_MCU_CMD_EVENT] = 0x3108, 27 [WFDMA0_ADDR] = 0xd4000, 28 [WFDMA0_PCIE1_ADDR] = 0xd8000, 29 [WFDMA_EXT_CSR_ADDR] = 0xd7000, 30 [CBTOP1_PHY_END] = 0x77ffffff, [all …]
|
/linux-6.12.1/drivers/net/wireless/mediatek/mt76/mt7921/ |
D | pci.c | 17 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x7961), 19 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x7922), 21 { PCI_DEVICE(PCI_VENDOR_ID_ITTIM, 0x7922), 23 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x0608), 25 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x0616), 27 { PCI_DEVICE(PCI_VENDOR_ID_MEDIATEK, 0x7920), 66 { 0x820d0000, 0x30000, 0x10000 }, /* WF_LMAC_TOP (WF_WTBLON) */ in __mt7921_reg_addr() 67 { 0x820ed000, 0x24800, 0x00800 }, /* WF_LMAC_TOP BN0 (WF_MIB) */ in __mt7921_reg_addr() 68 { 0x820e4000, 0x21000, 0x00400 }, /* WF_LMAC_TOP BN0 (WF_TMAC) */ in __mt7921_reg_addr() 69 { 0x820e7000, 0x21e00, 0x00200 }, /* WF_LMAC_TOP BN0 (WF_DMA) */ in __mt7921_reg_addr() [all …]
|
/linux-6.12.1/drivers/mtd/chips/ |
D | jedec_probe.c | 27 #define AM29DL800BB 0x22CB 28 #define AM29DL800BT 0x224A 30 #define AM29F800BB 0x2258 31 #define AM29F800BT 0x22D6 32 #define AM29LV400BB 0x22BA 33 #define AM29LV400BT 0x22B9 34 #define AM29LV800BB 0x225B 35 #define AM29LV800BT 0x22DA 36 #define AM29LV160DT 0x22C4 37 #define AM29LV160DB 0x2249 [all …]
|
/linux-6.12.1/drivers/gpu/drm/msm/disp/mdp5/ |
D | mdp5_cfg.c | 22 0, 35 .base = { 0x00500, 0x00600, 0x00700, 0x00800, 0x00900 }, 36 .flush_hw_mask = 0x0003ffff, 40 .base = { 0x01100, 0x01500, 0x01900 }, 45 0, 49 .base = { 0x01d00, 0x02100, 0x02500 }, 53 0, 57 .base = { 0x02900, 0x02d00 }, 60 0, 64 .base = { 0x03100, 0x03500, 0x03900, 0x03d00, 0x04100 }, [all …]
|
/linux-6.12.1/drivers/net/wireless/mediatek/mt76/mt7615/ |
D | mmio.c | 15 [MT_TOP_CFG_BASE] = 0x01000, 16 [MT_HW_BASE] = 0x01000, 17 [MT_PCIE_REMAP_2] = 0x02504, 18 [MT_ARB_BASE] = 0x20c00, 19 [MT_HIF_BASE] = 0x04000, 20 [MT_CSR_BASE] = 0x07000, 21 [MT_PLE_BASE] = 0x08000, 22 [MT_PSE_BASE] = 0x0c000, 23 [MT_CFG_BASE] = 0x20200, 24 [MT_AGG_BASE] = 0x20a00, [all …]
|
/linux-6.12.1/arch/parisc/include/uapi/asm/ |
D | termbits.h | 42 #define VINTR 0 61 #define IUCLC 0x0200 62 #define IXON 0x0400 63 #define IXOFF 0x1000 64 #define IMAXBEL 0x4000 65 #define IUTF8 0x8000 68 #define OLCUC 0x00002 69 #define ONLCR 0x00004 70 #define NLDLY 0x00100 71 #define NL0 0x00000 [all …]
|
/linux-6.12.1/include/uapi/asm-generic/ |
D | termbits.h | 42 #define VINTR 0 61 #define IUCLC 0x0200 62 #define IXON 0x0400 63 #define IXOFF 0x1000 64 #define IMAXBEL 0x2000 65 #define IUTF8 0x4000 68 #define OLCUC 0x00002 69 #define ONLCR 0x00004 70 #define NLDLY 0x00100 71 #define NL0 0x00000 [all …]
|
/linux-6.12.1/tools/arch/alpha/include/uapi/asm/ |
D | mman.h | 13 #define MADV_NORMAL 0 19 #define MAP_ANONYMOUS 0x10 20 #define MAP_DENYWRITE 0x02000 21 #define MAP_EXECUTABLE 0x04000 22 #define MAP_FILE 0 23 #define MAP_FIXED 0x100 24 #define MAP_GROWSDOWN 0x01000 25 #define MAP_HUGETLB 0x100000 26 #define MAP_LOCKED 0x08000 27 #define MAP_NONBLOCK 0x40000 [all …]
|
/linux-6.12.1/arch/x86/events/ |
D | perf_event_flags.h | 5 PERF_ARCH(PEBS_LDLAT, 0x00001) /* ld+ldlat data address sampling */ 6 PERF_ARCH(PEBS_ST, 0x00002) /* st data address sampling */ 7 PERF_ARCH(PEBS_ST_HSW, 0x00004) /* haswell style datala, store */ 8 PERF_ARCH(PEBS_LD_HSW, 0x00008) /* haswell style datala, load */ 9 PERF_ARCH(PEBS_NA_HSW, 0x00010) /* haswell style datala, unknown */ 10 PERF_ARCH(EXCL, 0x00020) /* HT exclusivity on counter */ 11 PERF_ARCH(DYNAMIC, 0x00040) /* dynamic alloc'd constraint */ 12 /* 0x00080 */ 13 PERF_ARCH(EXCL_ACCT, 0x00100) /* accounted EXCL event */ 14 PERF_ARCH(AUTO_RELOAD, 0x00200) /* use PEBS auto-reload */ [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/mfd/ |
D | mfd.txt | 30 the child's base address to 0, the physical address within parent's address 43 reg = <0x01000 0x1000>; 47 offset = <0x08>; 48 mask = <0x01>;
|
/linux-6.12.1/drivers/media/rc/ |
D | ir-rc5-decoder.c | 50 return 0; in ir_rc5_decode() 61 return 0; in ir_rc5_decode() 88 return 0; in ir_rc5_decode() 117 return 0; in ir_rc5_decode() 119 xdata = (data->bits & 0x0003F) >> 0; in ir_rc5_decode() 120 command = (data->bits & 0x00FC0) >> 6; in ir_rc5_decode() 121 system = (data->bits & 0x1F000) >> 12; in ir_rc5_decode() 122 toggle = (data->bits & 0x20000) ? 1 : 0; in ir_rc5_decode() 123 command += (data->bits & 0x40000) ? 0 : 0x40; in ir_rc5_decode() 132 return 0; in ir_rc5_decode() [all …]
|
/linux-6.12.1/drivers/net/ethernet/intel/ixgbevf/ |
D | regs.h | 7 #define IXGBE_VFCTRL 0x00000 8 #define IXGBE_VFSTATUS 0x00008 9 #define IXGBE_VFLINKS 0x00010 10 #define IXGBE_VFFRTIMER 0x00048 11 #define IXGBE_VFRXMEMWRAP 0x03190 12 #define IXGBE_VTEICR 0x00100 13 #define IXGBE_VTEICS 0x00104 14 #define IXGBE_VTEIMS 0x00108 15 #define IXGBE_VTEIMC 0x0010C 16 #define IXGBE_VTEIAC 0x00110 [all …]
|
/linux-6.12.1/tools/testing/selftests/kvm/include/x86_64/ |
D | apic.h | 16 #define APIC_DEFAULT_GPA 0xfee00000ULL 19 #define MSR_IA32_APICBASE 0x0000001b 23 #define MSR_IA32_APICBASE_BASE (0xfffff<<12) 26 #define APIC_BASE_MSR 0x800 28 #define APIC_ID 0x20 29 #define APIC_LVR 0x30 30 #define GET_APIC_ID_FIELD(x) (((x) >> 24) & 0xFF) 31 #define APIC_TASKPRI 0x80 32 #define APIC_PROCPRI 0xA0 33 #define APIC_EOI 0xB0 [all …]
|
/linux-6.12.1/arch/powerpc/include/asm/ |
D | mpic.h | 14 #define MPIC_GREG_BASE 0x01000 16 #define MPIC_GREG_FEATURE_0 0x00000 17 #define MPIC_GREG_FEATURE_LAST_SRC_MASK 0x07ff0000 19 #define MPIC_GREG_FEATURE_LAST_CPU_MASK 0x00001f00 21 #define MPIC_GREG_FEATURE_VERSION_MASK 0xff 22 #define MPIC_GREG_FEATURE_1 0x00010 23 #define MPIC_GREG_GLOBAL_CONF_0 0x00020 24 #define MPIC_GREG_GCONF_RESET 0x80000000 27 * 0b00 = pass through (interrupts routed to IRQ0) 28 * 0b01 = Mixed mode [all …]
|
/linux-6.12.1/arch/alpha/include/uapi/asm/ |
D | mman.h | 5 #define PROT_READ 0x1 /* page can be read */ 6 #define PROT_WRITE 0x2 /* page can be written */ 7 #define PROT_EXEC 0x4 /* page can be executed */ 8 #define PROT_SEM 0x8 /* page may be used for atomic ops */ 9 #define PROT_NONE 0x0 /* page can not be accessed */ 10 #define PROT_GROWSDOWN 0x01000000 /* mprotect flag: extend change to start of growsdown vma */ 11 #define PROT_GROWSUP 0x02000000 /* mprotect flag: extend change to end of growsup vma */ 13 /* 0x01 - 0x03 are defined in linux/mman.h */ 14 #define MAP_TYPE 0x0f /* Mask for type of mapping (OSF/1 is _wrong_) */ 15 #define MAP_FIXED 0x100 /* Interpret addr exactly */ [all …]
|
D | termbits.h | 54 #define VEOF 0 73 #define IXON 0x0200 74 #define IXOFF 0x0400 75 #define IUCLC 0x1000 76 #define IMAXBEL 0x2000 77 #define IUTF8 0x4000 80 #define ONLCR 0x00002 81 #define OLCUC 0x00004 82 #define NLDLY 0x00300 83 #define NL0 0x00000 [all …]
|
/linux-6.12.1/arch/mips/include/asm/sgi/ |
D | heart.h | 24 #define HEART_XKPHYS_BASE ((void *)(IO_BASE | 0x000000000ff00000ULL)) 47 * @__pad0: 0x0f40 bytes of padding -> next HEART register 0x01000. 49 * @__pad1: 0xeff8 bytes of padding -> next HEART register 0x10000. 56 * @__pad2: 0xffb8 bytes of padding -> next HEART register 0x20000. 58 * @__pad3: 0xfff8 bytes of padding -> next HEART register 0x30000. 60 * @__pad4: 0xfff8 bytes of padding -> next HEART register 0x40000. 62 * @__pad5: 0xfff8 bytes of padding -> next HEART register 0x50000. 64 * @__pad6: 0xfff8 bytes of padding -> next HEART register 0x60000. 79 struct ip30_heart_regs { /* 0x0ff00000 */ 80 u64 mode; /* + 0x00000 */ [all …]
|
D | hpc3.h | 22 #define HPCDMA_EOX 0x80000000 /* last desc in chain for tx */ 23 #define HPCDMA_EOR 0x80000000 /* last desc in chain for rx */ 24 #define HPCDMA_EOXP 0x40000000 /* end of packet for tx */ 25 #define HPCDMA_EORP 0x40000000 /* end of packet for rx */ 26 #define HPCDMA_XIE 0x20000000 /* irq generated when at end of this desc */ 27 #define HPCDMA_XIU 0x01000000 /* Tx buffer in use by CPU. */ 28 #define HPCDMA_EIPC 0x00ff0000 /* SEEQ ethernet special xternal bytecount */ 29 #define HPCDMA_ETXD 0x00008000 /* set to one by HPC when packet tx'd */ 30 #define HPCDMA_OWN 0x00004000 /* Denotes ring buffer ownership on rx */ 31 #define HPCDMA_BCNT 0x00003fff /* size in bytes of this dma buffer */ [all …]
|
/linux-6.12.1/arch/powerpc/include/uapi/asm/ |
D | termbits.h | 48 #define VINTR 0 67 #define IXON 0x0200 68 #define IXOFF 0x0400 69 #define IUCLC 0x1000 70 #define IMAXBEL 0x2000 71 #define IUTF8 0x4000 74 #define ONLCR 0x00002 75 #define OLCUC 0x00004 76 #define NLDLY 0x00300 77 #define NL0 0x00000 [all …]
|
/linux-6.12.1/arch/arm/mach-imx/ |
D | mx2x.h | 16 #define MX2x_AIPI_BASE_ADDR 0x10000000 18 #define MX2x_DMA_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x01000) 19 #define MX2x_WDOG_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x02000) 20 #define MX2x_GPT1_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x03000) 21 #define MX2x_GPT2_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x04000) 22 #define MX2x_GPT3_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x05000) 23 #define MX2x_PWM_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x06000) 24 #define MX2x_RTC_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x07000) 25 #define MX2x_KPP_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x08000) 26 #define MX2x_OWIRE_BASE_ADDR (MX2x_AIPI_BASE_ADDR + 0x09000) [all …]
|
/linux-6.12.1/arch/x86/include/asm/ |
D | apicdef.h | 14 #define IO_APIC_DEFAULT_PHYS_BASE 0xfec00000 15 #define APIC_DEFAULT_PHYS_BASE 0xfee00000 23 #define APIC_DELIVERY_MODE_FIXED 0 30 #define APIC_ID 0x20 32 #define APIC_LVR 0x30 33 #define APIC_LVR_MASK 0xFF00FF 35 #define GET_APIC_VERSION(x) ((x) & 0xFFu) 36 #define GET_APIC_MAXLVT(x) (((x) >> 16) & 0xFFu) 38 # define APIC_INTEGRATED(x) ((x) & 0xF0u) 42 #define APIC_XAPIC(x) ((x) >= 0x14) [all …]
|
/linux-6.12.1/arch/sparc/include/uapi/asm/ |
D | termbits.h | 51 #define VINTR 0 78 #define IUCLC 0x0200 79 #define IXON 0x0400 80 #define IXOFF 0x1000 81 #define IMAXBEL 0x2000 82 #define IUTF8 0x4000 85 #define OLCUC 0x00002 86 #define ONLCR 0x00004 87 #define NLDLY 0x00100 88 #define NL0 0x00000 [all …]
|
/linux-6.12.1/drivers/video/console/ |
D | mdacon.c | 78 module_param(mda_first_vc, int, 0); 80 module_param(mda_last_vc, int, 0); 86 #define MDA_CURSOR_BLINKING 0x00 87 #define MDA_CURSOR_OFF 0x20 88 #define MDA_CURSOR_SLOWBLINK 0x60 90 #define MDA_MODE_GRAPHICS 0x02 91 #define MDA_MODE_VIDEO_EN 0x08 92 #define MDA_MODE_BLINK_EN 0x20 93 #define MDA_MODE_GFX_PAGE1 0x80 95 #define MDA_STATUS_HSYNC 0x01 [all …]
|
/linux-6.12.1/drivers/gpu/drm/lima/ |
D | lima_device.c | 52 LIMA_IP_DESC(pmu, false, false, 0x02000, 0x02000, pmu, "pmu"), 53 LIMA_IP_DESC(l2_cache0, true, true, 0x01000, 0x10000, l2_cache, NULL), 54 LIMA_IP_DESC(l2_cache1, false, true, -1, 0x01000, l2_cache, NULL), 55 LIMA_IP_DESC(l2_cache2, false, false, -1, 0x11000, l2_cache, NULL), 56 LIMA_IP_DESC(gp, true, true, 0x00000, 0x00000, gp, "gp"), 57 LIMA_IP_DESC(pp0, true, true, 0x08000, 0x08000, pp, "pp0"), 58 LIMA_IP_DESC(pp1, false, false, 0x0A000, 0x0A000, pp, "pp1"), 59 LIMA_IP_DESC(pp2, false, false, 0x0C000, 0x0C000, pp, "pp2"), 60 LIMA_IP_DESC(pp3, false, false, 0x0E000, 0x0E000, pp, "pp3"), 61 LIMA_IP_DESC(pp4, false, false, -1, 0x28000, pp, "pp4"), [all …]
|
/linux-6.12.1/arch/powerpc/boot/dts/fsl/ |
D | mvme2500.dts | 29 ranges = <0x0 0 0xffe00000 0x100000>; 34 reg = <0x4c>; 39 reg = <0x68>; 40 interrupts = <8 1 0 0>; 45 reg = <0x54>; 50 reg = <0x52>; 55 reg = <0x53>; 60 reg = <0x50>; 68 flash@0 { 70 reg = <0>; [all …]
|