Searched +full:0 +full:x00784000 (Results 1 – 10 of 10) sorted by relevance
/linux-6.12.1/Documentation/devicetree/bindings/nvmem/ |
D | qcom,qfprom.yaml | 93 reg = <0 0x00784000 0 0x8ff>, 94 <0 0x00780000 0 0x7a0>, 95 <0 0x00782000 0 0x100>, 96 <0 0x00786000 0 0x1fff>; 105 reg = <0x25b 0x1>; 118 reg = <0 0x00784000 0 0x8ff>; 123 reg = <0x1eb 0x1>;
|
/linux-6.12.1/arch/arm64/boot/dts/qcom/ |
D | sdm670.dtsi | 33 #size-cells = <0>; 35 CPU0: cpu@0 { 38 reg = <0x0 0x0>; 42 qcom,freq-domain = <&cpufreq_hw 0>; 65 reg = <0x0 0x100>; 69 qcom,freq-domain = <&cpufreq_hw 0>; 87 reg = <0x0 0x200>; 91 qcom,freq-domain = <&cpufreq_hw 0>; 109 reg = <0x0 0x300>; 113 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | msm8998.dtsi | 16 qcom,msm-id = <292 0x0>; 26 reg = <0x0 0x80000000 0x0 0x0>; 35 reg = <0x0 0x85800000 0x0 0x600000>; 40 reg = <0x0 0x85e00000 0x0 0x100000>; 45 reg = <0x0 0x86000000 0x0 0x200000>; 50 reg = <0x0 0x86200000 0x0 0x2d00000>; 56 reg = <0x0 0x88f00000 0x0 0x200000>; 64 reg = <0x0 0x8ab00000 0x0 0x700000>; 69 reg = <0x0 0x8b200000 0x0 0x1a00000>; 74 reg = <0x0 0x8cc00000 0x0 0x7000000>; [all …]
|
D | sm6350.dtsi | 32 #clock-cells = <0>; 40 #clock-cells = <0>; 46 #size-cells = <0>; 48 CPU0: cpu@0 { 51 reg = <0x0 0x0>; 52 clocks = <&cpufreq_hw 0>; 57 qcom,freq-domain = <&cpufreq_hw 0>; 81 reg = <0x0 0x100>; 82 clocks = <&cpufreq_hw 0>; 87 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sc7180.dtsi | 66 #clock-cells = <0>; 72 #clock-cells = <0>; 78 #size-cells = <0>; 80 CPU0: cpu@0 { 83 reg = <0x0 0x0>; 84 clocks = <&cpufreq_hw 0>; 95 qcom,freq-domain = <&cpufreq_hw 0>; 112 reg = <0x0 0x100>; 113 clocks = <&cpufreq_hw 0>; 124 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8150.dtsi | 34 #clock-cells = <0>; 41 #clock-cells = <0>; 49 #size-cells = <0>; 51 CPU0: cpu@0 { 54 reg = <0x0 0x0>; 55 clocks = <&cpufreq_hw 0>; 60 qcom,freq-domain = <&cpufreq_hw 0>; 62 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 83 reg = <0x0 0x100>; 84 clocks = <&cpufreq_hw 0>; [all …]
|
D | sdm845.dtsi | 78 #clock-cells = <0>; 85 #clock-cells = <0>; 92 #size-cells = <0>; 94 CPU0: cpu@0 { 97 reg = <0x0 0x0>; 98 clocks = <&cpufreq_hw 0>; 102 qcom,freq-domain = <&cpufreq_hw 0>; 126 reg = <0x0 0x100>; 127 clocks = <&cpufreq_hw 0>; 131 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sc8280xp.dtsi | 33 #clock-cells = <0>; 38 #clock-cells = <0>; 45 #size-cells = <0>; 47 CPU0: cpu@0 { 50 reg = <0x0 0x0>; 51 clocks = <&cpufreq_hw 0>; 58 qcom,freq-domain = <&cpufreq_hw 0>; 78 reg = <0x0 0x100>; 79 clocks = <&cpufreq_hw 0>; 86 qcom,freq-domain = <&cpufreq_hw 0>; [all …]
|
D | sm8250.dtsi | 80 #clock-cells = <0>; 88 #clock-cells = <0>; 94 #size-cells = <0>; 96 CPU0: cpu@0 { 99 reg = <0x0 0x0>; 100 clocks = <&cpufreq_hw 0>; 107 qcom,freq-domain = <&cpufreq_hw 0>; 109 interconnects = <&gem_noc MASTER_AMPSS_M0 0 &mc_virt SLAVE_EBI_CH0 0>, 115 cache-size = <0x20000>; 121 cache-size = <0x400000>; [all …]
|
D | sc7280.dtsi | 81 #clock-cells = <0>; 87 #clock-cells = <0>; 98 reg = <0x0 0x004cd000 0x0 0x1000>; 102 reg = <0x0 0x80000000 0x0 0x600000>; 107 reg = <0x0 0x80600000 0x0 0x200000>; 112 reg = <0x0 0x80800000 0x0 0x60000>; 117 reg = <0x0 0x80860000 0x0 0x20000>; 123 reg = <0x0 0x80884000 0x0 0x10000>; 128 reg = <0x0 0x808ff000 0x0 0x1000>; 133 reg = <0x0 0x80900000 0x0 0x200000>; [all …]
|