xref: /wlan-dirver/qca-wifi-host-cmn/hal/wifi3.0/qca8074v1/hal_8074v1_rx.h (revision bea437e2293c3d4fb1b5704fcf633aedac996962)
1 /*
2  * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved.
3  *
4  * Permission to use, copy, modify, and/or distribute this software for
5  * any purpose with or without fee is hereby granted, provided that the
6  * above copyright notice and this permission notice appear in all
7  * copies.
8  *
9  * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL
10  * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED
11  * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE
12  * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL
13  * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR
14  * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER
15  * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR
16  * PERFORMANCE OF THIS SOFTWARE.
17  */
18 #include "hal_hw_headers.h"
19 #include "hal_internal.h"
20 #include "cdp_txrx_mon_struct.h"
21 #include "qdf_trace.h"
22 #include "hal_rx.h"
23 #include "hal_tx.h"
24 #include "dp_types.h"
25 #include "hal_api_mon.h"
26 
27 #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info)	\
28 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
29 		RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)),	\
30 		RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK,	\
31 		RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB))
32 
33 #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end)	\
34 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
35 		RX_MSDU_END_5_DA_IS_MCBC_OFFSET)),	\
36 		RX_MSDU_END_5_DA_IS_MCBC_MASK,		\
37 		RX_MSDU_END_5_DA_IS_MCBC_LSB))
38 
39 #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end)	\
40 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
41 		RX_MSDU_END_5_SA_IS_VALID_OFFSET)),	\
42 		RX_MSDU_END_5_SA_IS_VALID_MASK,		\
43 		RX_MSDU_END_5_SA_IS_VALID_LSB))
44 
45 #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end)	\
46 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
47 		RX_MSDU_END_13_SA_IDX_OFFSET)),	\
48 		RX_MSDU_END_13_SA_IDX_MASK,		\
49 		RX_MSDU_END_13_SA_IDX_LSB))
50 
51 #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end)	\
52 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,		\
53 		RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)),	\
54 		RX_MSDU_END_5_L3_HEADER_PADDING_MASK,		\
55 		RX_MSDU_END_5_L3_HEADER_PADDING_LSB))
56 
57 #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info)	\
58 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,		\
59 	RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)),	\
60 	RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK,	\
61 	RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB))
62 
63 #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info)		\
64 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
65 	RX_MPDU_INFO_4_PN_31_0_OFFSET)),		\
66 	RX_MPDU_INFO_4_PN_31_0_MASK,			\
67 	RX_MPDU_INFO_4_PN_31_0_LSB))
68 
69 #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info)		\
70 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
71 	RX_MPDU_INFO_5_PN_63_32_OFFSET)),		\
72 	RX_MPDU_INFO_5_PN_63_32_MASK,			\
73 	RX_MPDU_INFO_5_PN_63_32_LSB))
74 
75 #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info)		\
76 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
77 	RX_MPDU_INFO_6_PN_95_64_OFFSET)),		\
78 	RX_MPDU_INFO_6_PN_95_64_MASK,			\
79 	RX_MPDU_INFO_6_PN_95_64_LSB))
80 
81 #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info)	\
82 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
83 	RX_MPDU_INFO_7_PN_127_96_OFFSET)),		\
84 	RX_MPDU_INFO_7_PN_127_96_MASK,			\
85 	RX_MPDU_INFO_7_PN_127_96_LSB))
86 
87 #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end)	\
88 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
89 		RX_MSDU_END_5_FIRST_MSDU_OFFSET)),	\
90 		RX_MSDU_END_5_FIRST_MSDU_MASK,		\
91 		RX_MSDU_END_5_FIRST_MSDU_LSB))
92 
93 #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end)	\
94 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
95 		RX_MSDU_END_5_DA_IS_VALID_OFFSET)),	\
96 		RX_MSDU_END_5_DA_IS_VALID_MASK,		\
97 		RX_MSDU_END_5_DA_IS_VALID_LSB))
98 
99 #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end)	\
100 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
101 		RX_MSDU_END_5_LAST_MSDU_OFFSET)),	\
102 		RX_MSDU_END_5_LAST_MSDU_MASK,		\
103 		RX_MSDU_END_5_LAST_MSDU_LSB))
104 
105 #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info)		\
106 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,		\
107 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)),	\
108 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK,		\
109 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
110 
111 #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \
112 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info),	\
113 		RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)),	\
114 		RX_MPDU_INFO_1_SW_PEER_ID_MASK,		\
115 		RX_MPDU_INFO_1_SW_PEER_ID_LSB))
116 
117 #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info)	\
118 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
119 		RX_MPDU_INFO_2_TO_DS_OFFSET)),	\
120 		RX_MPDU_INFO_2_TO_DS_MASK,	\
121 		RX_MPDU_INFO_2_TO_DS_LSB))
122 
123 #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info)	\
124 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
125 		RX_MPDU_INFO_2_FR_DS_OFFSET)),	\
126 		RX_MPDU_INFO_2_FR_DS_MASK,	\
127 		RX_MPDU_INFO_2_FR_DS_LSB))
128 
129 #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info)	\
130 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
131 		RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)),	\
132 		RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK,	\
133 		RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB))
134 
135 #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \
136 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
137 		RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \
138 		RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK,	\
139 		RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB))
140 
141 #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info)	\
142 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
143 		RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \
144 		RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK,	\
145 		RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB))
146 
147 #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info)	\
148 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
149 		RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \
150 		RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK,	\
151 		RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB))
152 
153 #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \
154 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
155 		RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \
156 		RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK,	\
157 		RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB))
158 
159 #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info)	\
160 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
161 		RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \
162 		RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK,	\
163 		RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB))
164 
165 #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info)	\
166 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
167 		RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \
168 		RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK,	\
169 		RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB))
170 
171 #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \
172 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
173 		RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \
174 		RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK,	\
175 		RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB))
176 
177 #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info)	\
178 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
179 		RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \
180 		RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK,	\
181 		RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB))
182 
183 #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info)	\
184 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
185 		RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \
186 		RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK,	\
187 		RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB))
188 
189 #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \
190 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
191 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \
192 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK,	\
193 		RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB))
194 
195 #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info)	\
196 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
197 		RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \
198 		RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK,	\
199 		RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB))
200 
201 #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info)	\
202 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \
203 		RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \
204 		RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK,	\
205 		RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB))
206 
207 #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info)	\
208 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info,	\
209 		RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)),	\
210 		RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK,	\
211 		RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB))
212 
213 #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \
214 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info),		\
215 		RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)),		\
216 		RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK,		\
217 		RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB))
218 
219 #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end)		\
220 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,		\
221 		RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)),		\
222 		RX_MSDU_END_16_SA_SW_PEER_ID_MASK,		\
223 		RX_MSDU_END_16_SA_SW_PEER_ID_LSB))
224 
225 #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va)      \
226 	(uint8_t *)(link_desc_va) +			\
227 	RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET
228 
229 #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0)			\
230 	(uint8_t *)(msdu0) +				\
231 	RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET
232 
233 #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc)		\
234 	(uint8_t *)(ent_ring_desc) +			\
235 	RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
236 
237 #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc)		\
238 	(uint8_t *)(dst_ring_desc) +			\
239 	REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET
240 
241 #define HAL_RX_GET_FC_VALID(rx_mpdu_start)	\
242 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID)
243 
244 #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start)	\
245 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS)
246 
247 #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \
248 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID)
249 
250 #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \
251 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY)
252 
253 #define HAL_RX_GET_PPDU_ID(rx_mpdu_start)	\
254 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID)
255 
256 #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start)	\
257 	HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, SW_FRAME_GROUP_ID)
258 
259 #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params)		\
260 	do { \
261 		reg_val &= \
262 			~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\
263 			HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \
264 			HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \
265 		reg_val |= \
266 			HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
267 			       FRAGMENT_DEST_RING, \
268 			       (reo_params)->frag_dst_ring) |	\
269 			HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
270 			       AGING_LIST_ENABLE, 1) |\
271 			HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \
272 			       AGING_FLUSH_ENABLE, 1);\
273 		HAL_REG_WRITE((soc), \
274 			      HWIO_REO_R0_GENERAL_ENABLE_ADDR( \
275 			      SEQ_WCSS_UMAC_REO_REG_OFFSET),\
276 			      (reg_val)); \
277 	} while (0)
278 
279 #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \
280 	((struct rx_msdu_desc_info *) \
281 	_OFFSET_TO_BYTE_PTR((msdu_details_ptr), \
282 UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET))
283 
284 #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc)   \
285 	((struct rx_msdu_details *) \
286 	 _OFFSET_TO_BYTE_PTR((link_desc),\
287 	UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET))
288 
289 #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end)  \
290 		(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,  \
291 		RX_MSDU_END_14_FLOW_IDX_OFFSET)),  \
292 		RX_MSDU_END_14_FLOW_IDX_MASK,    \
293 		RX_MSDU_END_14_FLOW_IDX_LSB))
294 
295 #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end)  \
296 		(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,  \
297 		RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)),  \
298 		RX_MSDU_END_5_FLOW_IDX_INVALID_MASK,    \
299 		RX_MSDU_END_5_FLOW_IDX_INVALID_LSB))
300 
301 #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end)  \
302 		(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,  \
303 		RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)),  \
304 		RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK,    \
305 		RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB))
306 
307 #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end)  \
308 		(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,  \
309 		RX_MSDU_END_15_FSE_METADATA_OFFSET)),  \
310 		RX_MSDU_END_15_FSE_METADATA_MASK,    \
311 		RX_MSDU_END_15_FSE_METADATA_LSB))
312 
313 #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end)	\
314 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
315 		RX_MSDU_END_16_CCE_METADATA_OFFSET)),	\
316 		RX_MSDU_END_16_CCE_METADATA_MASK,	\
317 		RX_MSDU_END_16_CCE_METADATA_LSB))
318 
319 #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \
320 	(_HAL_MS( \
321 		 (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\
322 			 msdu_end_tlv.rx_msdu_end), \
323 			 RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \
324 		RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \
325 		RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB))
326 
327 /*
328  * hal_rx_msdu_start_nss_get_8074(): API to get the NSS
329  * Interval from rx_msdu_start
330  *
331  * @buf: pointer to the start of RX PKT TLV header
332  * Return: uint32_t(nss)
333  */
334 static uint32_t
335 hal_rx_msdu_start_nss_get_8074(uint8_t *buf)
336 {
337 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
338 	struct rx_msdu_start *msdu_start =
339 			&pkt_tlvs->msdu_start_tlv.rx_msdu_start;
340 	uint32_t nss;
341 
342 	nss = HAL_RX_MSDU_START_NSS_GET(msdu_start);
343 	return nss;
344 }
345 
346 /**
347  * hal_rx_mon_hw_desc_get_mpdu_status_8074(): Retrieve MPDU status
348  *
349  * @ hw_desc_addr: Start address of Rx HW TLVs
350  * @ rs: Status for monitor mode
351  *
352  * Return: void
353  */
354 static void hal_rx_mon_hw_desc_get_mpdu_status_8074(void *hw_desc_addr,
355 						    struct mon_rx_status *rs)
356 {
357 	struct rx_msdu_start *rx_msdu_start;
358 	struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr;
359 	uint32_t reg_value;
360 	const uint32_t sgi_hw_to_cdp[] = {
361 		CDP_SGI_0_8_US,
362 		CDP_SGI_0_4_US,
363 		CDP_SGI_1_6_US,
364 		CDP_SGI_3_2_US,
365 	};
366 
367 	rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start;
368 
369 	HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs);
370 
371 	rs->ant_signal_db = HAL_RX_GET(rx_msdu_start,
372 				RX_MSDU_START_5, USER_RSSI);
373 	rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC);
374 
375 	reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI);
376 	rs->sgi = sgi_hw_to_cdp[reg_value];
377 	rs->nr_ant = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, NSS);
378 	reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE);
379 	rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0;
380 	/* TODO: rs->beamformed should be set for SU beamforming also */
381 }
382 
383 #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2)
384 static uint32_t hal_get_link_desc_size_8074(void)
385 {
386 	return LINK_DESC_SIZE;
387 }
388 
389 /*
390  * hal_rx_get_tlv_8074(): API to get the tlv
391  *
392  * @rx_tlv: TLV data extracted from the rx packet
393  * Return: uint8_t
394  */
395 static uint8_t hal_rx_get_tlv_8074(void *rx_tlv)
396 {
397 	return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_35, RECEIVE_BANDWIDTH);
398 }
399 
400 /**
401  * hal_rx_proc_phyrx_other_receive_info_tlv_8074()
402  *				      -process other receive info TLV
403  * @rx_tlv_hdr: pointer to TLV header
404  * @ppdu_info: pointer to ppdu_info
405  *
406  * Return: None
407  */
408 static
409 void hal_rx_proc_phyrx_other_receive_info_tlv_8074(void *rx_tlv_hdr,
410 						   void *ppdu_info)
411 {
412 }
413 
414 
415 /**
416  * hal_rx_dump_msdu_start_tlv_8074() : dump RX msdu_start TLV in structured
417  *			     human readable format.
418  * @ msdu_start: pointer the msdu_start TLV in pkt.
419  * @ dbg_level: log level.
420  *
421  * Return: void
422  */
423 static void hal_rx_dump_msdu_start_tlv_8074(void *msdustart,
424 					    uint8_t dbg_level)
425 {
426 	struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart;
427 
428 	QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
429 			"rx_msdu_start tlv - "
430 			"rxpcu_mpdu_filter_in_category: %d "
431 			"sw_frame_group_id: %d "
432 			"phy_ppdu_id: %d "
433 			"msdu_length: %d "
434 			"ipsec_esp: %d "
435 			"l3_offset: %d "
436 			"ipsec_ah: %d "
437 			"l4_offset: %d "
438 			"msdu_number: %d "
439 			"decap_format: %d "
440 			"ipv4_proto: %d "
441 			"ipv6_proto: %d "
442 			"tcp_proto: %d "
443 			"udp_proto: %d "
444 			"ip_frag: %d "
445 			"tcp_only_ack: %d "
446 			"da_is_bcast_mcast: %d "
447 			"ip4_protocol_ip6_next_header: %d "
448 			"toeplitz_hash_2_or_4: %d "
449 			"flow_id_toeplitz: %d "
450 			"user_rssi: %d "
451 			"pkt_type: %d "
452 			"stbc: %d "
453 			"sgi: %d "
454 			"rate_mcs: %d "
455 			"receive_bandwidth: %d "
456 			"reception_type: %d "
457 			"toeplitz_hash: %d "
458 			"nss: %d "
459 			"ppdu_start_timestamp: %d "
460 			"sw_phy_meta_data: %d ",
461 			msdu_start->rxpcu_mpdu_filter_in_category,
462 			msdu_start->sw_frame_group_id,
463 			msdu_start->phy_ppdu_id,
464 			msdu_start->msdu_length,
465 			msdu_start->ipsec_esp,
466 			msdu_start->l3_offset,
467 			msdu_start->ipsec_ah,
468 			msdu_start->l4_offset,
469 			msdu_start->msdu_number,
470 			msdu_start->decap_format,
471 			msdu_start->ipv4_proto,
472 			msdu_start->ipv6_proto,
473 			msdu_start->tcp_proto,
474 			msdu_start->udp_proto,
475 			msdu_start->ip_frag,
476 			msdu_start->tcp_only_ack,
477 			msdu_start->da_is_bcast_mcast,
478 			msdu_start->ip4_protocol_ip6_next_header,
479 			msdu_start->toeplitz_hash_2_or_4,
480 			msdu_start->flow_id_toeplitz,
481 			msdu_start->user_rssi,
482 			msdu_start->pkt_type,
483 			msdu_start->stbc,
484 			msdu_start->sgi,
485 			msdu_start->rate_mcs,
486 			msdu_start->receive_bandwidth,
487 			msdu_start->reception_type,
488 			msdu_start->toeplitz_hash,
489 			msdu_start->nss,
490 			msdu_start->ppdu_start_timestamp,
491 			msdu_start->sw_phy_meta_data);
492 }
493 
494 /**
495  * hal_rx_dump_msdu_end_tlv_8074: dump RX msdu_end TLV in structured
496  *			     human readable format.
497  * @ msdu_end: pointer the msdu_end TLV in pkt.
498  * @ dbg_level: log level.
499  *
500  * Return: void
501  */
502 static void hal_rx_dump_msdu_end_tlv_8074(void *msduend,
503 					  uint8_t dbg_level)
504 {
505 	struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend;
506 
507 	QDF_TRACE(QDF_MODULE_ID_DP, dbg_level,
508 			"rx_msdu_end tlv - "
509 			"rxpcu_mpdu_filter_in_category: %d "
510 			"sw_frame_group_id: %d "
511 			"phy_ppdu_id: %d "
512 			"ip_hdr_chksum: %d "
513 			"tcp_udp_chksum: %d "
514 			"key_id_octet: %d "
515 			"cce_super_rule: %d "
516 			"cce_classify_not_done_truncat: %d "
517 			"cce_classify_not_done_cce_dis: %d "
518 			"ext_wapi_pn_63_48: %d "
519 			"ext_wapi_pn_95_64: %d "
520 			"ext_wapi_pn_127_96: %d "
521 			"reported_mpdu_length: %d "
522 			"first_msdu: %d "
523 			"last_msdu: %d "
524 			"sa_idx_timeout: %d "
525 			"da_idx_timeout: %d "
526 			"msdu_limit_error: %d "
527 			"flow_idx_timeout: %d "
528 			"flow_idx_invalid: %d "
529 			"wifi_parser_error: %d "
530 			"amsdu_parser_error: %d "
531 			"sa_is_valid: %d "
532 			"da_is_valid: %d "
533 			"da_is_mcbc: %d "
534 			"l3_header_padding: %d "
535 			"ipv6_options_crc: %d "
536 			"tcp_seq_number: %d "
537 			"tcp_ack_number: %d "
538 			"tcp_flag: %d "
539 			"lro_eligible: %d "
540 			"window_size: %d "
541 			"da_offset: %d "
542 			"sa_offset: %d "
543 			"da_offset_valid: %d "
544 			"sa_offset_valid: %d "
545 			"rule_indication_31_0: %d "
546 			"rule_indication_63_32: %d "
547 			"sa_idx: %d "
548 			"da_idx: %d "
549 			"msdu_drop: %d "
550 			"reo_destination_indication: %d "
551 			"flow_idx: %d "
552 			"fse_metadata: %d "
553 			"cce_metadata: %d "
554 			"sa_sw_peer_id: %d ",
555 			msdu_end->rxpcu_mpdu_filter_in_category,
556 			msdu_end->sw_frame_group_id,
557 			msdu_end->phy_ppdu_id,
558 			msdu_end->ip_hdr_chksum,
559 			msdu_end->tcp_udp_chksum,
560 			msdu_end->key_id_octet,
561 			msdu_end->cce_super_rule,
562 			msdu_end->cce_classify_not_done_truncate,
563 			msdu_end->cce_classify_not_done_cce_dis,
564 			msdu_end->ext_wapi_pn_63_48,
565 			msdu_end->ext_wapi_pn_95_64,
566 			msdu_end->ext_wapi_pn_127_96,
567 			msdu_end->reported_mpdu_length,
568 			msdu_end->first_msdu,
569 			msdu_end->last_msdu,
570 			msdu_end->sa_idx_timeout,
571 			msdu_end->da_idx_timeout,
572 			msdu_end->msdu_limit_error,
573 			msdu_end->flow_idx_timeout,
574 			msdu_end->flow_idx_invalid,
575 			msdu_end->wifi_parser_error,
576 			msdu_end->amsdu_parser_error,
577 			msdu_end->sa_is_valid,
578 			msdu_end->da_is_valid,
579 			msdu_end->da_is_mcbc,
580 			msdu_end->l3_header_padding,
581 			msdu_end->ipv6_options_crc,
582 			msdu_end->tcp_seq_number,
583 			msdu_end->tcp_ack_number,
584 			msdu_end->tcp_flag,
585 			msdu_end->lro_eligible,
586 			msdu_end->window_size,
587 			msdu_end->da_offset,
588 			msdu_end->sa_offset,
589 			msdu_end->da_offset_valid,
590 			msdu_end->sa_offset_valid,
591 			msdu_end->rule_indication_31_0,
592 			msdu_end->rule_indication_63_32,
593 			msdu_end->sa_idx,
594 			msdu_end->da_idx,
595 			msdu_end->msdu_drop,
596 			msdu_end->reo_destination_indication,
597 			msdu_end->flow_idx,
598 			msdu_end->fse_metadata,
599 			msdu_end->cce_metadata,
600 			msdu_end->sa_sw_peer_id);
601 }
602 
603 
604 /*
605  * Get tid from RX_MPDU_START
606  */
607 #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \
608 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info),	\
609 		RX_MPDU_INFO_3_TID_OFFSET)),		\
610 		RX_MPDU_INFO_3_TID_MASK,		\
611 		RX_MPDU_INFO_3_TID_LSB))
612 
613 static uint32_t hal_rx_mpdu_start_tid_get_8074(uint8_t *buf)
614 {
615 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
616 	struct rx_mpdu_start *mpdu_start =
617 			&pkt_tlvs->mpdu_start_tlv.rx_mpdu_start;
618 	uint32_t tid;
619 
620 	tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details);
621 
622 	return tid;
623 }
624 
625 #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \
626 	(_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),	\
627 	RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)),	\
628 	RX_MSDU_START_5_RECEPTION_TYPE_MASK,		\
629 	RX_MSDU_START_5_RECEPTION_TYPE_LSB))
630 
631 /*
632  * hal_rx_msdu_start_reception_type_get(): API to get the reception type
633  * Interval from rx_msdu_start
634  *
635  * @buf: pointer to the start of RX PKT TLV header
636  * Return: uint32_t(reception_type)
637  */
638 static uint32_t hal_rx_msdu_start_reception_type_get_8074(uint8_t *buf)
639 {
640 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
641 	struct rx_msdu_start *msdu_start =
642 		&pkt_tlvs->msdu_start_tlv.rx_msdu_start;
643 	uint32_t reception_type;
644 
645 	reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start);
646 
647 	return reception_type;
648 }
649 
650 #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end)	\
651 	(_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end,	\
652 		RX_MSDU_END_13_DA_IDX_OFFSET)),		\
653 		RX_MSDU_END_13_DA_IDX_MASK,		\
654 		RX_MSDU_END_13_DA_IDX_LSB))
655 
656  /**
657  * hal_rx_msdu_end_da_idx_get_8074: API to get da_idx
658  * from rx_msdu_end TLV
659  *
660  * @ buf: pointer to the start of RX PKT TLV headers
661  * Return: da index
662  */
663 static uint16_t hal_rx_msdu_end_da_idx_get_8074(uint8_t *buf)
664 {
665 	struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf;
666 	struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end;
667 	uint16_t da_idx;
668 
669 	da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end);
670 
671 	return da_idx;
672 }
673