1 /* 2 * Copyright (c) 2016-2021 The Linux Foundation. All rights reserved. 3 * 4 * Permission to use, copy, modify, and/or distribute this software for 5 * any purpose with or without fee is hereby granted, provided that the 6 * above copyright notice and this permission notice appear in all 7 * copies. 8 * 9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL 10 * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED 11 * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE 12 * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL 13 * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR 14 * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER 15 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR 16 * PERFORMANCE OF THIS SOFTWARE. 17 */ 18 #include "qdf_util.h" 19 #include "qdf_types.h" 20 #include "qdf_lock.h" 21 #include "qdf_mem.h" 22 #include "qdf_nbuf.h" 23 #include "tcl_data_cmd.h" 24 #include "mac_tcl_reg_seq_hwioreg.h" 25 #include "phyrx_rssi_legacy.h" 26 #include "rx_msdu_start.h" 27 #include "tlv_tag_def.h" 28 #include "hal_hw_headers.h" 29 #include "hal_internal.h" 30 #include "cdp_txrx_mon_struct.h" 31 #include "qdf_trace.h" 32 #include "hal_li_rx.h" 33 #include "hal_tx.h" 34 #include "dp_types.h" 35 #include "hal_api_mon.h" 36 #include "phyrx_other_receive_info_ru_details.h" 37 38 #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \ 39 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 40 RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \ 41 RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \ 42 RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB)) 43 44 #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \ 45 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 46 RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \ 47 RX_MSDU_END_5_DA_IS_MCBC_MASK, \ 48 RX_MSDU_END_5_DA_IS_MCBC_LSB)) 49 50 #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \ 51 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 52 RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \ 53 RX_MSDU_END_5_SA_IS_VALID_MASK, \ 54 RX_MSDU_END_5_SA_IS_VALID_LSB)) 55 56 #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \ 57 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 58 RX_MSDU_END_13_SA_IDX_OFFSET)), \ 59 RX_MSDU_END_13_SA_IDX_MASK, \ 60 RX_MSDU_END_13_SA_IDX_LSB)) 61 62 #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \ 63 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 64 RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \ 65 RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \ 66 RX_MSDU_END_5_L3_HEADER_PADDING_LSB)) 67 68 #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \ 69 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 70 RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \ 71 RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \ 72 RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB)) 73 74 #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \ 75 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 76 RX_MPDU_INFO_4_PN_31_0_OFFSET)), \ 77 RX_MPDU_INFO_4_PN_31_0_MASK, \ 78 RX_MPDU_INFO_4_PN_31_0_LSB)) 79 80 #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \ 81 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 82 RX_MPDU_INFO_5_PN_63_32_OFFSET)), \ 83 RX_MPDU_INFO_5_PN_63_32_MASK, \ 84 RX_MPDU_INFO_5_PN_63_32_LSB)) 85 86 #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \ 87 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 88 RX_MPDU_INFO_6_PN_95_64_OFFSET)), \ 89 RX_MPDU_INFO_6_PN_95_64_MASK, \ 90 RX_MPDU_INFO_6_PN_95_64_LSB)) 91 92 #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \ 93 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 94 RX_MPDU_INFO_7_PN_127_96_OFFSET)), \ 95 RX_MPDU_INFO_7_PN_127_96_MASK, \ 96 RX_MPDU_INFO_7_PN_127_96_LSB)) 97 98 #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \ 99 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 100 RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \ 101 RX_MSDU_END_5_FIRST_MSDU_MASK, \ 102 RX_MSDU_END_5_FIRST_MSDU_LSB)) 103 104 #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \ 105 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 106 RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \ 107 RX_MSDU_END_5_DA_IS_VALID_MASK, \ 108 RX_MSDU_END_5_DA_IS_VALID_LSB)) 109 110 #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \ 111 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 112 RX_MSDU_END_5_LAST_MSDU_OFFSET)), \ 113 RX_MSDU_END_5_LAST_MSDU_MASK, \ 114 RX_MSDU_END_5_LAST_MSDU_LSB)) 115 116 #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \ 117 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 118 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \ 119 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \ 120 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB)) 121 122 #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \ 123 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \ 124 RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \ 125 RX_MPDU_INFO_1_SW_PEER_ID_MASK, \ 126 RX_MPDU_INFO_1_SW_PEER_ID_LSB)) 127 128 #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \ 129 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 130 RX_MPDU_INFO_2_TO_DS_OFFSET)), \ 131 RX_MPDU_INFO_2_TO_DS_MASK, \ 132 RX_MPDU_INFO_2_TO_DS_LSB)) 133 134 #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \ 135 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 136 RX_MPDU_INFO_2_FR_DS_OFFSET)), \ 137 RX_MPDU_INFO_2_FR_DS_MASK, \ 138 RX_MPDU_INFO_2_FR_DS_LSB)) 139 140 #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \ 141 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 142 RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \ 143 RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \ 144 RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB)) 145 146 #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \ 147 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 148 RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \ 149 RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \ 150 RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB)) 151 152 #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \ 153 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 154 RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \ 155 RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \ 156 RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB)) 157 158 #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \ 159 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 160 RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \ 161 RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \ 162 RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB)) 163 164 #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \ 165 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 166 RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \ 167 RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \ 168 RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB)) 169 170 #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \ 171 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 172 RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \ 173 RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \ 174 RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB)) 175 176 #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \ 177 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 178 RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \ 179 RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \ 180 RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB)) 181 182 #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \ 183 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 184 RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \ 185 RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \ 186 RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB)) 187 188 #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \ 189 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 190 RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \ 191 RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \ 192 RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB)) 193 194 #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \ 195 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 196 RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \ 197 RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \ 198 RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB)) 199 200 #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \ 201 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 202 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \ 203 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \ 204 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB)) 205 206 #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \ 207 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 208 RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \ 209 RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \ 210 RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB)) 211 212 #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \ 213 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 214 RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \ 215 RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \ 216 RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB)) 217 218 #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \ 219 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 220 RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \ 221 RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \ 222 RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB)) 223 224 #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\ 225 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\ 226 RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \ 227 RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \ 228 RX_MSDU_START_5_MIMO_SS_BITMAP_LSB)) 229 230 #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \ 231 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \ 232 RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \ 233 RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \ 234 RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB)) 235 236 #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \ 237 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 238 RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \ 239 RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \ 240 RX_MSDU_END_16_SA_SW_PEER_ID_LSB)) 241 242 #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \ 243 (uint8_t *)(link_desc_va) + \ 244 RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET 245 246 #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \ 247 (uint8_t *)(msdu0) + \ 248 RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET 249 250 #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \ 251 (uint8_t *)(ent_ring_desc) + \ 252 RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET 253 254 #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \ 255 (uint8_t *)(dst_ring_desc) + \ 256 REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET 257 258 #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \ 259 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID) 260 261 #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \ 262 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS) 263 264 #define HAL_RX_GET_MAC_ADDR1_VALID(rx_mpdu_start) \ 265 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD1_VALID) 266 267 #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \ 268 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID) 269 270 #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \ 271 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY) 272 273 #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \ 274 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID) 275 276 #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \ 277 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, SW_FRAME_GROUP_ID) 278 279 #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \ 280 do { \ 281 reg_val &= \ 282 ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\ 283 HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \ 284 HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \ 285 reg_val |= \ 286 HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \ 287 FRAGMENT_DEST_RING, \ 288 (reo_params)->frag_dst_ring) | \ 289 HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \ 290 AGING_LIST_ENABLE, 1) |\ 291 HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \ 292 AGING_FLUSH_ENABLE, 1);\ 293 HAL_REG_WRITE((soc), \ 294 HWIO_REO_R0_GENERAL_ENABLE_ADDR( \ 295 SEQ_WCSS_UMAC_REO_REG_OFFSET), \ 296 (reg_val)); \ 297 reg_val = \ 298 HAL_REG_READ((soc), \ 299 HWIO_REO_R0_GENERAL_ENABLE_ADDR( \ 300 SEQ_WCSS_UMAC_REO_REG_OFFSET)); \ 301 reg_val &= \ 302 (~HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_BMSK |\ 303 (REO_REMAP_TCL << HWIO_REO_R0_GENERAL_ENABLE_BAR_DEST_RING_SHFT)); \ 304 HAL_REG_WRITE((soc), \ 305 HWIO_REO_R0_GENERAL_ENABLE_ADDR( \ 306 SEQ_WCSS_UMAC_REO_REG_OFFSET), \ 307 (reg_val)); \ 308 } while (0) 309 310 #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \ 311 ((struct rx_msdu_desc_info *) \ 312 _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \ 313 UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET)) 314 315 #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \ 316 ((struct rx_msdu_details *) \ 317 _OFFSET_TO_BYTE_PTR((link_desc),\ 318 UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET)) 319 320 #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \ 321 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 322 RX_MSDU_END_14_FLOW_IDX_OFFSET)), \ 323 RX_MSDU_END_14_FLOW_IDX_MASK, \ 324 RX_MSDU_END_14_FLOW_IDX_LSB)) 325 326 #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \ 327 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 328 RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)), \ 329 RX_MSDU_END_5_FLOW_IDX_INVALID_MASK, \ 330 RX_MSDU_END_5_FLOW_IDX_INVALID_LSB)) 331 332 #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \ 333 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 334 RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)), \ 335 RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK, \ 336 RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB)) 337 338 #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \ 339 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 340 RX_MSDU_END_15_FSE_METADATA_OFFSET)), \ 341 RX_MSDU_END_15_FSE_METADATA_MASK, \ 342 RX_MSDU_END_15_FSE_METADATA_LSB)) 343 344 #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \ 345 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 346 RX_MSDU_END_16_CCE_METADATA_OFFSET)), \ 347 RX_MSDU_END_16_CCE_METADATA_MASK, \ 348 RX_MSDU_END_16_CCE_METADATA_LSB)) 349 350 #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \ 351 (_HAL_MS( \ 352 (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\ 353 msdu_end_tlv.rx_msdu_end), \ 354 RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \ 355 RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \ 356 RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB)) 357 /* 358 * hal_rx_msdu_start_nss_get_6390(): API to get the NSS 359 * Interval from rx_msdu_start 360 * 361 * @buf: pointer to the start of RX PKT TLV header 362 * Return: uint32_t(nss) 363 */ 364 static uint32_t 365 hal_rx_msdu_start_nss_get_6390(uint8_t *buf) 366 { 367 struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf; 368 struct rx_msdu_start *msdu_start = 369 &pkt_tlvs->msdu_start_tlv.rx_msdu_start; 370 uint8_t mimo_ss_bitmap; 371 372 mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start); 373 374 return qdf_get_hweight8(mimo_ss_bitmap); 375 376 } 377 378 /** 379 * hal_rx_mon_hw_desc_get_mpdu_status_6390(): Retrieve MPDU status 380 * 381 * @ hw_desc_addr: Start address of Rx HW TLVs 382 * @ rs: Status for monitor mode 383 * 384 * Return: void 385 */ 386 static void hal_rx_mon_hw_desc_get_mpdu_status_6390(void *hw_desc_addr, 387 struct mon_rx_status *rs) 388 { 389 struct rx_msdu_start *rx_msdu_start; 390 struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr; 391 uint32_t reg_value; 392 const uint32_t sgi_hw_to_cdp[] = { 393 CDP_SGI_0_8_US, 394 CDP_SGI_0_4_US, 395 CDP_SGI_1_6_US, 396 CDP_SGI_3_2_US, 397 }; 398 399 rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start; 400 401 HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs); 402 403 rs->ant_signal_db = HAL_RX_GET(rx_msdu_start, 404 RX_MSDU_START_5, USER_RSSI); 405 rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC); 406 407 reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI); 408 rs->sgi = sgi_hw_to_cdp[reg_value]; 409 410 reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE); 411 rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0; 412 /* TODO: rs->beamformed should be set for SU beamforming also */ 413 } 414 415 #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2) 416 417 static uint32_t hal_get_link_desc_size_6390(void) 418 { 419 return LINK_DESC_SIZE; 420 } 421 422 /* 423 * hal_rx_get_tlv_6390(): API to get the tlv 424 * 425 * @rx_tlv: TLV data extracted from the rx packet 426 * Return: uint8_t 427 */ 428 static uint8_t hal_rx_get_tlv_6390(void *rx_tlv) 429 { 430 return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH); 431 } 432 433 /** 434 * hal_rx_proc_phyrx_other_receive_info_tlv_6390() 435 * - process other receive info TLV 436 * @rx_tlv_hdr: pointer to TLV header 437 * @ppdu_info: pointer to ppdu_info 438 * 439 * Return: None 440 */ 441 static 442 void hal_rx_proc_phyrx_other_receive_info_tlv_6390(void *rx_tlv_hdr, 443 void *ppdu_info_handle) 444 { 445 uint32_t tlv_tag, tlv_len; 446 uint32_t temp_len, other_tlv_len, other_tlv_tag; 447 void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE; 448 void *other_tlv_hdr = NULL; 449 void *other_tlv = NULL; 450 451 tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr); 452 tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr); 453 temp_len = 0; 454 455 other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE; 456 457 other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr); 458 other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr); 459 temp_len += other_tlv_len; 460 other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE; 461 462 switch (other_tlv_tag) { 463 default: 464 QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR, 465 "%s unhandled TLV type: %d, TLV len:%d", 466 __func__, other_tlv_tag, other_tlv_len); 467 break; 468 } 469 } 470 471 /** 472 * hal_rx_dump_msdu_start_tlv_6390() : dump RX msdu_start TLV in structured 473 * human readable format. 474 * @ msdu_start: pointer the msdu_start TLV in pkt. 475 * @ dbg_level: log level. 476 * 477 * Return: void 478 */ 479 static void hal_rx_dump_msdu_start_tlv_6390(void *msdustart, uint8_t dbg_level) 480 { 481 struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart; 482 483 hal_verbose_debug( 484 "rx_msdu_start tlv (1/2) - " 485 "rxpcu_mpdu_filter_in_category: %x " 486 "sw_frame_group_id: %x " 487 "phy_ppdu_id: %x " 488 "msdu_length: %x " 489 "ipsec_esp: %x " 490 "l3_offset: %x " 491 "ipsec_ah: %x " 492 "l4_offset: %x " 493 "msdu_number: %x " 494 "decap_format: %x " 495 "ipv4_proto: %x " 496 "ipv6_proto: %x " 497 "tcp_proto: %x " 498 "udp_proto: %x " 499 "ip_frag: %x " 500 "tcp_only_ack: %x " 501 "da_is_bcast_mcast: %x " 502 "ip4_protocol_ip6_next_header: %x " 503 "toeplitz_hash_2_or_4: %x " 504 "flow_id_toeplitz: %x " 505 "user_rssi: %x " 506 "pkt_type: %x " 507 "stbc: %x " 508 "sgi: %x " 509 "rate_mcs: %x " 510 "receive_bandwidth: %x " 511 "reception_type: %x " 512 "ppdu_start_timestamp: %u ", 513 msdu_start->rxpcu_mpdu_filter_in_category, 514 msdu_start->sw_frame_group_id, 515 msdu_start->phy_ppdu_id, 516 msdu_start->msdu_length, 517 msdu_start->ipsec_esp, 518 msdu_start->l3_offset, 519 msdu_start->ipsec_ah, 520 msdu_start->l4_offset, 521 msdu_start->msdu_number, 522 msdu_start->decap_format, 523 msdu_start->ipv4_proto, 524 msdu_start->ipv6_proto, 525 msdu_start->tcp_proto, 526 msdu_start->udp_proto, 527 msdu_start->ip_frag, 528 msdu_start->tcp_only_ack, 529 msdu_start->da_is_bcast_mcast, 530 msdu_start->ip4_protocol_ip6_next_header, 531 msdu_start->toeplitz_hash_2_or_4, 532 msdu_start->flow_id_toeplitz, 533 msdu_start->user_rssi, 534 msdu_start->pkt_type, 535 msdu_start->stbc, 536 msdu_start->sgi, 537 msdu_start->rate_mcs, 538 msdu_start->receive_bandwidth, 539 msdu_start->reception_type, 540 msdu_start->ppdu_start_timestamp); 541 542 hal_verbose_debug( 543 "rx_msdu_start tlv (2/2) - " 544 "sw_phy_meta_data: %x ", 545 msdu_start->sw_phy_meta_data); 546 } 547 548 /** 549 * hal_rx_dump_msdu_end_tlv_6390: dump RX msdu_end TLV in structured 550 * human readable format. 551 * @ msdu_end: pointer the msdu_end TLV in pkt. 552 * @ dbg_level: log level. 553 * 554 * Return: void 555 */ 556 static void hal_rx_dump_msdu_end_tlv_6390(void *msduend, 557 uint8_t dbg_level) 558 { 559 struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend; 560 561 __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP, 562 "rx_msdu_end tlv (1/2) - " 563 "rxpcu_mpdu_filter_in_category: %x " 564 "sw_frame_group_id: %x " 565 "phy_ppdu_id: %x " 566 "ip_hdr_chksum: %x " 567 "tcp_udp_chksum: %x " 568 "key_id_octet: %x " 569 "cce_super_rule: %x " 570 "cce_classify_not_done_truncat: %x " 571 "cce_classify_not_done_cce_dis: %x " 572 "ext_wapi_pn_63_48: %x " 573 "ext_wapi_pn_95_64: %x " 574 "ext_wapi_pn_127_96: %x " 575 "reported_mpdu_length: %x " 576 "first_msdu: %x " 577 "last_msdu: %x " 578 "sa_idx_timeout: %x " 579 "da_idx_timeout: %x " 580 "msdu_limit_error: %x " 581 "flow_idx_timeout: %x " 582 "flow_idx_invalid: %x " 583 "wifi_parser_error: %x " 584 "amsdu_parser_error: %x", 585 msdu_end->rxpcu_mpdu_filter_in_category, 586 msdu_end->sw_frame_group_id, 587 msdu_end->phy_ppdu_id, 588 msdu_end->ip_hdr_chksum, 589 msdu_end->tcp_udp_chksum, 590 msdu_end->key_id_octet, 591 msdu_end->cce_super_rule, 592 msdu_end->cce_classify_not_done_truncate, 593 msdu_end->cce_classify_not_done_cce_dis, 594 msdu_end->ext_wapi_pn_63_48, 595 msdu_end->ext_wapi_pn_95_64, 596 msdu_end->ext_wapi_pn_127_96, 597 msdu_end->reported_mpdu_length, 598 msdu_end->first_msdu, 599 msdu_end->last_msdu, 600 msdu_end->sa_idx_timeout, 601 msdu_end->da_idx_timeout, 602 msdu_end->msdu_limit_error, 603 msdu_end->flow_idx_timeout, 604 msdu_end->flow_idx_invalid, 605 msdu_end->wifi_parser_error, 606 msdu_end->amsdu_parser_error); 607 608 __QDF_TRACE_RL(dbg_level, QDF_MODULE_ID_DP, 609 "rx_msdu_end tlv (2/2)- " 610 "sa_is_valid: %x " 611 "da_is_valid: %x " 612 "da_is_mcbc: %x " 613 "l3_header_padding: %x " 614 "ipv6_options_crc: %x " 615 "tcp_seq_number: %x " 616 "tcp_ack_number: %x " 617 "tcp_flag: %x " 618 "lro_eligible: %x " 619 "window_size: %x " 620 "da_offset: %x " 621 "sa_offset: %x " 622 "da_offset_valid: %x " 623 "sa_offset_valid: %x " 624 "rule_indication_31_0: %x " 625 "rule_indication_63_32: %x " 626 "sa_idx: %x " 627 "da_idx: %x " 628 "msdu_drop: %x " 629 "reo_destination_indication: %x " 630 "flow_idx: %x " 631 "fse_metadata: %x " 632 "cce_metadata: %x " 633 "sa_sw_peer_id: %x ", 634 msdu_end->sa_is_valid, 635 msdu_end->da_is_valid, 636 msdu_end->da_is_mcbc, 637 msdu_end->l3_header_padding, 638 msdu_end->ipv6_options_crc, 639 msdu_end->tcp_seq_number, 640 msdu_end->tcp_ack_number, 641 msdu_end->tcp_flag, 642 msdu_end->lro_eligible, 643 msdu_end->window_size, 644 msdu_end->da_offset, 645 msdu_end->sa_offset, 646 msdu_end->da_offset_valid, 647 msdu_end->sa_offset_valid, 648 msdu_end->rule_indication_31_0, 649 msdu_end->rule_indication_63_32, 650 msdu_end->sa_idx, 651 msdu_end->da_idx_or_sw_peer_id, 652 msdu_end->msdu_drop, 653 msdu_end->reo_destination_indication, 654 msdu_end->flow_idx, 655 msdu_end->fse_metadata, 656 msdu_end->cce_metadata, 657 msdu_end->sa_sw_peer_id); 658 } 659 660 661 /* 662 * Get tid from RX_MPDU_START 663 */ 664 #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \ 665 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \ 666 RX_MPDU_INFO_3_TID_OFFSET)), \ 667 RX_MPDU_INFO_3_TID_MASK, \ 668 RX_MPDU_INFO_3_TID_LSB)) 669 670 static uint32_t hal_rx_mpdu_start_tid_get_6390(uint8_t *buf) 671 { 672 struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf; 673 struct rx_mpdu_start *mpdu_start = 674 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start; 675 uint32_t tid; 676 677 tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details); 678 679 return tid; 680 } 681 682 #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \ 683 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \ 684 RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \ 685 RX_MSDU_START_5_RECEPTION_TYPE_MASK, \ 686 RX_MSDU_START_5_RECEPTION_TYPE_LSB)) 687 688 /* 689 * hal_rx_msdu_start_reception_type_get(): API to get the reception type 690 * Interval from rx_msdu_start 691 * 692 * @buf: pointer to the start of RX PKT TLV header 693 * Return: uint32_t(reception_type) 694 */ 695 static 696 uint32_t hal_rx_msdu_start_reception_type_get_6390(uint8_t *buf) 697 { 698 struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf; 699 struct rx_msdu_start *msdu_start = 700 &pkt_tlvs->msdu_start_tlv.rx_msdu_start; 701 uint32_t reception_type; 702 703 reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start); 704 705 return reception_type; 706 } 707 708 #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \ 709 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 710 RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)), \ 711 RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK, \ 712 RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB)) 713 714 /** 715 * hal_rx_msdu_end_da_idx_get_6390: API to get da_idx 716 * from rx_msdu_end TLV 717 * 718 * @ buf: pointer to the start of RX PKT TLV headers 719 * Return: da index 720 */ 721 static uint16_t hal_rx_msdu_end_da_idx_get_6390(uint8_t *buf) 722 { 723 struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf; 724 struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end; 725 uint16_t da_idx; 726 727 da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end); 728 729 return da_idx; 730 } 731 732