1 /* 2 * Copyright (c) 2016-2019 The Linux Foundation. All rights reserved. 3 * 4 * Permission to use, copy, modify, and/or distribute this software for 5 * any purpose with or without fee is hereby granted, provided that the 6 * above copyright notice and this permission notice appear in all 7 * copies. 8 * 9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL 10 * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED 11 * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE 12 * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL 13 * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR 14 * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER 15 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR 16 * PERFORMANCE OF THIS SOFTWARE. 17 */ 18 #include "qdf_util.h" 19 #include "qdf_types.h" 20 #include "qdf_lock.h" 21 #include "qdf_mem.h" 22 #include "qdf_nbuf.h" 23 #include "tcl_data_cmd.h" 24 #include "mac_tcl_reg_seq_hwioreg.h" 25 #include "phyrx_rssi_legacy.h" 26 #include "rx_msdu_start.h" 27 #include "tlv_tag_def.h" 28 #include "hal_hw_headers.h" 29 #include "hal_internal.h" 30 #include "cdp_txrx_mon_struct.h" 31 #include "qdf_trace.h" 32 #include "hal_rx.h" 33 #include "hal_tx.h" 34 #include "dp_types.h" 35 #include "hal_api_mon.h" 36 #include "phyrx_other_receive_info_ru_details.h" 37 38 #define HAL_RX_MPDU_GET_SEQUENCE_NUMBER(_rx_mpdu_info) \ 39 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 40 RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_OFFSET)), \ 41 RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_MASK, \ 42 RX_MPDU_INFO_2_MPDU_SEQUENCE_NUMBER_LSB)) 43 44 #define HAL_RX_MSDU_END_DA_IS_MCBC_GET(_rx_msdu_end) \ 45 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 46 RX_MSDU_END_5_DA_IS_MCBC_OFFSET)), \ 47 RX_MSDU_END_5_DA_IS_MCBC_MASK, \ 48 RX_MSDU_END_5_DA_IS_MCBC_LSB)) 49 50 #define HAL_RX_MSDU_END_SA_IS_VALID_GET(_rx_msdu_end) \ 51 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 52 RX_MSDU_END_5_SA_IS_VALID_OFFSET)), \ 53 RX_MSDU_END_5_SA_IS_VALID_MASK, \ 54 RX_MSDU_END_5_SA_IS_VALID_LSB)) 55 56 #define HAL_RX_MSDU_END_SA_IDX_GET(_rx_msdu_end) \ 57 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 58 RX_MSDU_END_13_SA_IDX_OFFSET)), \ 59 RX_MSDU_END_13_SA_IDX_MASK, \ 60 RX_MSDU_END_13_SA_IDX_LSB)) 61 62 #define HAL_RX_MSDU_END_L3_HEADER_PADDING_GET(_rx_msdu_end) \ 63 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 64 RX_MSDU_END_5_L3_HEADER_PADDING_OFFSET)), \ 65 RX_MSDU_END_5_L3_HEADER_PADDING_MASK, \ 66 RX_MSDU_END_5_L3_HEADER_PADDING_LSB)) 67 68 #define HAL_RX_MPDU_ENCRYPTION_INFO_VALID(_rx_mpdu_info) \ 69 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 70 RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_OFFSET)), \ 71 RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_MASK, \ 72 RX_MPDU_INFO_2_FRAME_ENCRYPTION_INFO_VALID_LSB)) 73 74 #define HAL_RX_MPDU_PN_31_0_GET(_rx_mpdu_info) \ 75 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 76 RX_MPDU_INFO_4_PN_31_0_OFFSET)), \ 77 RX_MPDU_INFO_4_PN_31_0_MASK, \ 78 RX_MPDU_INFO_4_PN_31_0_LSB)) 79 80 #define HAL_RX_MPDU_PN_63_32_GET(_rx_mpdu_info) \ 81 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 82 RX_MPDU_INFO_5_PN_63_32_OFFSET)), \ 83 RX_MPDU_INFO_5_PN_63_32_MASK, \ 84 RX_MPDU_INFO_5_PN_63_32_LSB)) 85 86 #define HAL_RX_MPDU_PN_95_64_GET(_rx_mpdu_info) \ 87 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 88 RX_MPDU_INFO_6_PN_95_64_OFFSET)), \ 89 RX_MPDU_INFO_6_PN_95_64_MASK, \ 90 RX_MPDU_INFO_6_PN_95_64_LSB)) 91 92 #define HAL_RX_MPDU_PN_127_96_GET(_rx_mpdu_info) \ 93 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 94 RX_MPDU_INFO_7_PN_127_96_OFFSET)), \ 95 RX_MPDU_INFO_7_PN_127_96_MASK, \ 96 RX_MPDU_INFO_7_PN_127_96_LSB)) 97 98 #define HAL_RX_MSDU_END_FIRST_MSDU_GET(_rx_msdu_end) \ 99 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 100 RX_MSDU_END_5_FIRST_MSDU_OFFSET)), \ 101 RX_MSDU_END_5_FIRST_MSDU_MASK, \ 102 RX_MSDU_END_5_FIRST_MSDU_LSB)) 103 104 #define HAL_RX_MSDU_END_DA_IS_VALID_GET(_rx_msdu_end) \ 105 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 106 RX_MSDU_END_5_DA_IS_VALID_OFFSET)), \ 107 RX_MSDU_END_5_DA_IS_VALID_MASK, \ 108 RX_MSDU_END_5_DA_IS_VALID_LSB)) 109 110 #define HAL_RX_MSDU_END_LAST_MSDU_GET(_rx_msdu_end) \ 111 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 112 RX_MSDU_END_5_LAST_MSDU_OFFSET)), \ 113 RX_MSDU_END_5_LAST_MSDU_MASK, \ 114 RX_MSDU_END_5_LAST_MSDU_LSB)) 115 116 #define HAL_RX_MPDU_GET_MAC_AD4_VALID(_rx_mpdu_info) \ 117 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 118 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \ 119 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \ 120 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB)) 121 122 #define HAL_RX_MPDU_INFO_SW_PEER_ID_GET(_rx_mpdu_info) \ 123 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \ 124 RX_MPDU_INFO_1_SW_PEER_ID_OFFSET)), \ 125 RX_MPDU_INFO_1_SW_PEER_ID_MASK, \ 126 RX_MPDU_INFO_1_SW_PEER_ID_LSB)) 127 128 #define HAL_RX_MPDU_GET_TODS(_rx_mpdu_info) \ 129 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 130 RX_MPDU_INFO_2_TO_DS_OFFSET)), \ 131 RX_MPDU_INFO_2_TO_DS_MASK, \ 132 RX_MPDU_INFO_2_TO_DS_LSB)) 133 134 #define HAL_RX_MPDU_GET_FROMDS(_rx_mpdu_info) \ 135 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 136 RX_MPDU_INFO_2_FR_DS_OFFSET)), \ 137 RX_MPDU_INFO_2_FR_DS_MASK, \ 138 RX_MPDU_INFO_2_FR_DS_LSB)) 139 140 #define HAL_RX_MPDU_GET_FRAME_CONTROL_VALID(_rx_mpdu_info) \ 141 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 142 RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_OFFSET)), \ 143 RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_MASK, \ 144 RX_MPDU_INFO_2_MPDU_FRAME_CONTROL_VALID_LSB)) 145 146 #define HAL_RX_MPDU_MAC_ADDR_AD1_VALID_GET(_rx_mpdu_info) \ 147 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 148 RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_OFFSET)), \ 149 RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_MASK, \ 150 RX_MPDU_INFO_2_MAC_ADDR_AD1_VALID_LSB)) 151 152 #define HAL_RX_MPDU_AD1_31_0_GET(_rx_mpdu_info) \ 153 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 154 RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_OFFSET)), \ 155 RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_MASK, \ 156 RX_MPDU_INFO_15_MAC_ADDR_AD1_31_0_LSB)) 157 158 #define HAL_RX_MPDU_AD1_47_32_GET(_rx_mpdu_info) \ 159 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 160 RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_OFFSET)), \ 161 RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_MASK, \ 162 RX_MPDU_INFO_16_MAC_ADDR_AD1_47_32_LSB)) 163 164 #define HAL_RX_MPDU_MAC_ADDR_AD2_VALID_GET(_rx_mpdu_info) \ 165 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 166 RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_OFFSET)), \ 167 RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_MASK, \ 168 RX_MPDU_INFO_2_MAC_ADDR_AD2_VALID_LSB)) 169 170 #define HAL_RX_MPDU_AD2_15_0_GET(_rx_mpdu_info) \ 171 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 172 RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_OFFSET)), \ 173 RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_MASK, \ 174 RX_MPDU_INFO_16_MAC_ADDR_AD2_15_0_LSB)) 175 176 #define HAL_RX_MPDU_AD2_47_16_GET(_rx_mpdu_info) \ 177 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 178 RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_OFFSET)), \ 179 RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_MASK, \ 180 RX_MPDU_INFO_17_MAC_ADDR_AD2_47_16_LSB)) 181 182 #define HAL_RX_MPDU_MAC_ADDR_AD3_VALID_GET(_rx_mpdu_info) \ 183 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 184 RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_OFFSET)), \ 185 RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_MASK, \ 186 RX_MPDU_INFO_2_MAC_ADDR_AD3_VALID_LSB)) 187 188 #define HAL_RX_MPDU_AD3_31_0_GET(_rx_mpdu_info) \ 189 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 190 RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_OFFSET)), \ 191 RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_MASK, \ 192 RX_MPDU_INFO_18_MAC_ADDR_AD3_31_0_LSB)) 193 194 #define HAL_RX_MPDU_AD3_47_32_GET(_rx_mpdu_info) \ 195 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 196 RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_OFFSET)), \ 197 RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_MASK, \ 198 RX_MPDU_INFO_19_MAC_ADDR_AD3_47_32_LSB)) 199 200 #define HAL_RX_MPDU_MAC_ADDR_AD4_VALID_GET(_rx_mpdu_info) \ 201 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 202 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_OFFSET)), \ 203 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_MASK, \ 204 RX_MPDU_INFO_2_MAC_ADDR_AD4_VALID_LSB)) 205 206 #define HAL_RX_MPDU_AD4_31_0_GET(_rx_mpdu_info) \ 207 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 208 RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_OFFSET)), \ 209 RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_MASK, \ 210 RX_MPDU_INFO_20_MAC_ADDR_AD4_31_0_LSB)) 211 212 #define HAL_RX_MPDU_AD4_47_32_GET(_rx_mpdu_info) \ 213 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 214 RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_OFFSET)), \ 215 RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_MASK, \ 216 RX_MPDU_INFO_21_MAC_ADDR_AD4_47_32_LSB)) 217 218 #define HAL_RX_MPDU_GET_SEQUENCE_CONTROL_VALID(_rx_mpdu_info) \ 219 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_mpdu_info, \ 220 RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_OFFSET)), \ 221 RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_MASK, \ 222 RX_MPDU_INFO_2_MPDU_SEQUENCE_CONTROL_VALID_LSB)) 223 224 #define HAL_RX_MSDU_START_MIMO_SS_BITMAP(_rx_msdu_start)\ 225 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start),\ 226 RX_MSDU_START_5_MIMO_SS_BITMAP_OFFSET)), \ 227 RX_MSDU_START_5_MIMO_SS_BITMAP_MASK, \ 228 RX_MSDU_START_5_MIMO_SS_BITMAP_LSB)) 229 230 #define HAL_RX_MPDU_INFO_QOS_CONTROL_VALID_GET(_rx_mpdu_info) \ 231 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \ 232 RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_OFFSET)), \ 233 RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_MASK, \ 234 RX_MPDU_INFO_2_MPDU_QOS_CONTROL_VALID_LSB)) 235 236 #define HAL_RX_MSDU_END_SA_SW_PEER_ID_GET(_rx_msdu_end) \ 237 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 238 RX_MSDU_END_16_SA_SW_PEER_ID_OFFSET)), \ 239 RX_MSDU_END_16_SA_SW_PEER_ID_MASK, \ 240 RX_MSDU_END_16_SA_SW_PEER_ID_LSB)) 241 242 #define HAL_RX_MSDU0_BUFFER_ADDR_LSB(link_desc_va) \ 243 (uint8_t *)(link_desc_va) + \ 244 RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET 245 246 #define HAL_RX_MSDU_DESC_INFO_PTR_GET(msdu0) \ 247 (uint8_t *)(msdu0) + \ 248 RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET 249 250 #define HAL_ENT_MPDU_DESC_INFO(ent_ring_desc) \ 251 (uint8_t *)(ent_ring_desc) + \ 252 RX_MPDU_DETAILS_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET 253 254 #define HAL_DST_MPDU_DESC_INFO(dst_ring_desc) \ 255 (uint8_t *)(dst_ring_desc) + \ 256 REO_DESTINATION_RING_2_RX_MPDU_DESC_INFO_RX_MPDU_DESC_INFO_DETAILS_OFFSET 257 258 #define HAL_RX_GET_FC_VALID(rx_mpdu_start) \ 259 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MPDU_FRAME_CONTROL_VALID) 260 261 #define HAL_RX_GET_TO_DS_FLAG(rx_mpdu_start) \ 262 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, TO_DS) 263 264 #define HAL_RX_GET_MAC_ADDR2_VALID(rx_mpdu_start) \ 265 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_2, MAC_ADDR_AD2_VALID) 266 267 #define HAL_RX_GET_FILTER_CATEGORY(rx_mpdu_start) \ 268 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, RXPCU_MPDU_FILTER_IN_CATEGORY) 269 270 #define HAL_RX_GET_PPDU_ID(rx_mpdu_start) \ 271 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, PHY_PPDU_ID) 272 273 #define HAL_RX_GET_SW_FRAME_GROUP_ID(rx_mpdu_start) \ 274 HAL_RX_GET(rx_mpdu_start, RX_MPDU_INFO_0, SW_FRAME_GROUP_ID) 275 276 #define HAL_REO_R0_CONFIG(soc, reg_val, reo_params) \ 277 do { \ 278 reg_val &= \ 279 ~(HWIO_REO_R0_GENERAL_ENABLE_FRAGMENT_DEST_RING_BMSK |\ 280 HWIO_REO_R0_GENERAL_ENABLE_AGING_LIST_ENABLE_BMSK | \ 281 HWIO_REO_R0_GENERAL_ENABLE_AGING_FLUSH_ENABLE_BMSK); \ 282 reg_val |= \ 283 HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \ 284 FRAGMENT_DEST_RING, \ 285 (reo_params)->frag_dst_ring) | \ 286 HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \ 287 AGING_LIST_ENABLE, 1) |\ 288 HAL_SM(HWIO_REO_R0_GENERAL_ENABLE, \ 289 AGING_FLUSH_ENABLE, 1);\ 290 HAL_REG_WRITE((soc), \ 291 HWIO_REO_R0_GENERAL_ENABLE_ADDR( \ 292 SEQ_WCSS_UMAC_REO_REG_OFFSET), \ 293 (reg_val)); \ 294 } while (0) 295 296 #define HAL_RX_MSDU_DESC_INFO_GET(msdu_details_ptr) \ 297 ((struct rx_msdu_desc_info *) \ 298 _OFFSET_TO_BYTE_PTR(msdu_details_ptr, \ 299 UNIFIED_RX_MSDU_DETAILS_2_RX_MSDU_DESC_INFO_RX_MSDU_DESC_INFO_DETAILS_OFFSET)) 300 301 #define HAL_RX_LINK_DESC_MSDU0_PTR(link_desc) \ 302 ((struct rx_msdu_details *) \ 303 _OFFSET_TO_BYTE_PTR((link_desc),\ 304 UNIFIED_RX_MSDU_LINK_8_RX_MSDU_DETAILS_MSDU_0_OFFSET)) 305 306 #define HAL_RX_MSDU_END_FLOW_IDX_GET(_rx_msdu_end) \ 307 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 308 RX_MSDU_END_14_FLOW_IDX_OFFSET)), \ 309 RX_MSDU_END_14_FLOW_IDX_MASK, \ 310 RX_MSDU_END_14_FLOW_IDX_LSB)) 311 312 #define HAL_RX_MSDU_END_FLOW_IDX_INVALID_GET(_rx_msdu_end) \ 313 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 314 RX_MSDU_END_5_FLOW_IDX_INVALID_OFFSET)), \ 315 RX_MSDU_END_5_FLOW_IDX_INVALID_MASK, \ 316 RX_MSDU_END_5_FLOW_IDX_INVALID_LSB)) 317 318 #define HAL_RX_MSDU_END_FLOW_IDX_TIMEOUT_GET(_rx_msdu_end) \ 319 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 320 RX_MSDU_END_5_FLOW_IDX_TIMEOUT_OFFSET)), \ 321 RX_MSDU_END_5_FLOW_IDX_TIMEOUT_MASK, \ 322 RX_MSDU_END_5_FLOW_IDX_TIMEOUT_LSB)) 323 324 #define HAL_RX_MSDU_END_FSE_METADATA_GET(_rx_msdu_end) \ 325 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 326 RX_MSDU_END_15_FSE_METADATA_OFFSET)), \ 327 RX_MSDU_END_15_FSE_METADATA_MASK, \ 328 RX_MSDU_END_15_FSE_METADATA_LSB)) 329 330 #define HAL_RX_MSDU_END_CCE_METADATA_GET(_rx_msdu_end) \ 331 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 332 RX_MSDU_END_16_CCE_METADATA_OFFSET)), \ 333 RX_MSDU_END_16_CCE_METADATA_MASK, \ 334 RX_MSDU_END_16_CCE_METADATA_LSB)) 335 336 #define HAL_RX_TLV_GET_TCP_CHKSUM(buf) \ 337 (_HAL_MS( \ 338 (*_OFFSET_TO_WORD_PTR(&(((struct rx_pkt_tlvs *)(buf))->\ 339 msdu_end_tlv.rx_msdu_end), \ 340 RX_MSDU_END_1_TCP_UDP_CHKSUM_OFFSET)), \ 341 RX_MSDU_END_1_TCP_UDP_CHKSUM_MASK, \ 342 RX_MSDU_END_1_TCP_UDP_CHKSUM_LSB)) 343 /* 344 * hal_rx_msdu_start_nss_get_6390(): API to get the NSS 345 * Interval from rx_msdu_start 346 * 347 * @buf: pointer to the start of RX PKT TLV header 348 * Return: uint32_t(nss) 349 */ 350 static uint32_t 351 hal_rx_msdu_start_nss_get_6390(uint8_t *buf) 352 { 353 struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf; 354 struct rx_msdu_start *msdu_start = 355 &pkt_tlvs->msdu_start_tlv.rx_msdu_start; 356 uint8_t mimo_ss_bitmap; 357 358 mimo_ss_bitmap = HAL_RX_MSDU_START_MIMO_SS_BITMAP(msdu_start); 359 360 return qdf_get_hweight8(mimo_ss_bitmap); 361 362 } 363 364 /** 365 * hal_rx_mon_hw_desc_get_mpdu_status_6390(): Retrieve MPDU status 366 * 367 * @ hw_desc_addr: Start address of Rx HW TLVs 368 * @ rs: Status for monitor mode 369 * 370 * Return: void 371 */ 372 static void hal_rx_mon_hw_desc_get_mpdu_status_6390(void *hw_desc_addr, 373 struct mon_rx_status *rs) 374 { 375 struct rx_msdu_start *rx_msdu_start; 376 struct rx_pkt_tlvs *rx_desc = (struct rx_pkt_tlvs *)hw_desc_addr; 377 uint32_t reg_value; 378 const uint32_t sgi_hw_to_cdp[] = { 379 CDP_SGI_0_8_US, 380 CDP_SGI_0_4_US, 381 CDP_SGI_1_6_US, 382 CDP_SGI_3_2_US, 383 }; 384 385 rx_msdu_start = &rx_desc->msdu_start_tlv.rx_msdu_start; 386 387 HAL_RX_GET_MSDU_AGGREGATION(rx_desc, rs); 388 389 rs->ant_signal_db = HAL_RX_GET(rx_msdu_start, 390 RX_MSDU_START_5, USER_RSSI); 391 rs->is_stbc = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, STBC); 392 393 reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, SGI); 394 rs->sgi = sgi_hw_to_cdp[reg_value]; 395 396 reg_value = HAL_RX_GET(rx_msdu_start, RX_MSDU_START_5, RECEPTION_TYPE); 397 rs->beamformed = (reg_value == HAL_RX_RECEPTION_TYPE_MU_MIMO) ? 1 : 0; 398 /* TODO: rs->beamformed should be set for SU beamforming also */ 399 } 400 401 #define LINK_DESC_SIZE (NUM_OF_DWORDS_RX_MSDU_LINK << 2) 402 403 static uint32_t hal_get_link_desc_size_6390(void) 404 { 405 return LINK_DESC_SIZE; 406 } 407 408 /* 409 * hal_rx_get_tlv_6390(): API to get the tlv 410 * 411 * @rx_tlv: TLV data extracted from the rx packet 412 * Return: uint8_t 413 */ 414 static uint8_t hal_rx_get_tlv_6390(void *rx_tlv) 415 { 416 return HAL_RX_GET(rx_tlv, PHYRX_RSSI_LEGACY_0, RECEIVE_BANDWIDTH); 417 } 418 419 /** 420 * hal_rx_proc_phyrx_other_receive_info_tlv_6390() 421 * - process other receive info TLV 422 * @rx_tlv_hdr: pointer to TLV header 423 * @ppdu_info: pointer to ppdu_info 424 * 425 * Return: None 426 */ 427 static 428 void hal_rx_proc_phyrx_other_receive_info_tlv_6390(void *rx_tlv_hdr, 429 void *ppdu_info_handle) 430 { 431 uint32_t tlv_tag, tlv_len; 432 uint32_t temp_len, other_tlv_len, other_tlv_tag; 433 void *rx_tlv = (uint8_t *)rx_tlv_hdr + HAL_RX_TLV32_HDR_SIZE; 434 void *other_tlv_hdr = NULL; 435 void *other_tlv = NULL; 436 437 tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(rx_tlv_hdr); 438 tlv_len = HAL_RX_GET_USER_TLV32_LEN(rx_tlv_hdr); 439 temp_len = 0; 440 441 other_tlv_hdr = rx_tlv + HAL_RX_TLV32_HDR_SIZE; 442 443 other_tlv_tag = HAL_RX_GET_USER_TLV32_TYPE(other_tlv_hdr); 444 other_tlv_len = HAL_RX_GET_USER_TLV32_LEN(other_tlv_hdr); 445 temp_len += other_tlv_len; 446 other_tlv = other_tlv_hdr + HAL_RX_TLV32_HDR_SIZE; 447 448 switch (other_tlv_tag) { 449 default: 450 QDF_TRACE(QDF_MODULE_ID_DP, QDF_TRACE_LEVEL_ERROR, 451 "%s unhandled TLV type: %d, TLV len:%d", 452 __func__, other_tlv_tag, other_tlv_len); 453 break; 454 } 455 } 456 457 /** 458 * hal_rx_dump_msdu_start_tlv_6390() : dump RX msdu_start TLV in structured 459 * human readable format. 460 * @ msdu_start: pointer the msdu_start TLV in pkt. 461 * @ dbg_level: log level. 462 * 463 * Return: void 464 */ 465 static void hal_rx_dump_msdu_start_tlv_6390(void *msdustart, uint8_t dbg_level) 466 { 467 struct rx_msdu_start *msdu_start = (struct rx_msdu_start *)msdustart; 468 469 hal_verbose_debug( 470 "rx_msdu_start tlv (1/2) - " 471 "rxpcu_mpdu_filter_in_category: %x " 472 "sw_frame_group_id: %x " 473 "phy_ppdu_id: %x " 474 "msdu_length: %x " 475 "ipsec_esp: %x " 476 "l3_offset: %x " 477 "ipsec_ah: %x " 478 "l4_offset: %x " 479 "msdu_number: %x " 480 "decap_format: %x " 481 "ipv4_proto: %x " 482 "ipv6_proto: %x " 483 "tcp_proto: %x " 484 "udp_proto: %x " 485 "ip_frag: %x " 486 "tcp_only_ack: %x " 487 "da_is_bcast_mcast: %x " 488 "ip4_protocol_ip6_next_header: %x " 489 "toeplitz_hash_2_or_4: %x " 490 "flow_id_toeplitz: %x " 491 "user_rssi: %x " 492 "pkt_type: %x " 493 "stbc: %x " 494 "sgi: %x " 495 "rate_mcs: %x " 496 "receive_bandwidth: %x " 497 "reception_type: %x " 498 "ppdu_start_timestamp: %u ", 499 msdu_start->rxpcu_mpdu_filter_in_category, 500 msdu_start->sw_frame_group_id, 501 msdu_start->phy_ppdu_id, 502 msdu_start->msdu_length, 503 msdu_start->ipsec_esp, 504 msdu_start->l3_offset, 505 msdu_start->ipsec_ah, 506 msdu_start->l4_offset, 507 msdu_start->msdu_number, 508 msdu_start->decap_format, 509 msdu_start->ipv4_proto, 510 msdu_start->ipv6_proto, 511 msdu_start->tcp_proto, 512 msdu_start->udp_proto, 513 msdu_start->ip_frag, 514 msdu_start->tcp_only_ack, 515 msdu_start->da_is_bcast_mcast, 516 msdu_start->ip4_protocol_ip6_next_header, 517 msdu_start->toeplitz_hash_2_or_4, 518 msdu_start->flow_id_toeplitz, 519 msdu_start->user_rssi, 520 msdu_start->pkt_type, 521 msdu_start->stbc, 522 msdu_start->sgi, 523 msdu_start->rate_mcs, 524 msdu_start->receive_bandwidth, 525 msdu_start->reception_type, 526 msdu_start->ppdu_start_timestamp); 527 528 hal_verbose_debug( 529 "rx_msdu_start tlv (2/2) - " 530 "sw_phy_meta_data: %x ", 531 msdu_start->sw_phy_meta_data); 532 } 533 534 /** 535 * hal_rx_dump_msdu_end_tlv_6390: dump RX msdu_end TLV in structured 536 * human readable format. 537 * @ msdu_end: pointer the msdu_end TLV in pkt. 538 * @ dbg_level: log level. 539 * 540 * Return: void 541 */ 542 static void hal_rx_dump_msdu_end_tlv_6390(void *msduend, 543 uint8_t dbg_level) 544 { 545 struct rx_msdu_end *msdu_end = (struct rx_msdu_end *)msduend; 546 547 QDF_TRACE(QDF_MODULE_ID_DP, dbg_level, 548 "rx_msdu_end tlv (1/2) - " 549 "rxpcu_mpdu_filter_in_category: %x " 550 "sw_frame_group_id: %x " 551 "phy_ppdu_id: %x " 552 "ip_hdr_chksum: %x " 553 "tcp_udp_chksum: %x " 554 "key_id_octet: %x " 555 "cce_super_rule: %x " 556 "cce_classify_not_done_truncat: %x " 557 "cce_classify_not_done_cce_dis: %x " 558 "ext_wapi_pn_63_48: %x " 559 "ext_wapi_pn_95_64: %x " 560 "ext_wapi_pn_127_96: %x " 561 "reported_mpdu_length: %x " 562 "first_msdu: %x " 563 "last_msdu: %x " 564 "sa_idx_timeout: %x " 565 "da_idx_timeout: %x " 566 "msdu_limit_error: %x " 567 "flow_idx_timeout: %x " 568 "flow_idx_invalid: %x " 569 "wifi_parser_error: %x " 570 "amsdu_parser_error: %x", 571 msdu_end->rxpcu_mpdu_filter_in_category, 572 msdu_end->sw_frame_group_id, 573 msdu_end->phy_ppdu_id, 574 msdu_end->ip_hdr_chksum, 575 msdu_end->tcp_udp_chksum, 576 msdu_end->key_id_octet, 577 msdu_end->cce_super_rule, 578 msdu_end->cce_classify_not_done_truncate, 579 msdu_end->cce_classify_not_done_cce_dis, 580 msdu_end->ext_wapi_pn_63_48, 581 msdu_end->ext_wapi_pn_95_64, 582 msdu_end->ext_wapi_pn_127_96, 583 msdu_end->reported_mpdu_length, 584 msdu_end->first_msdu, 585 msdu_end->last_msdu, 586 msdu_end->sa_idx_timeout, 587 msdu_end->da_idx_timeout, 588 msdu_end->msdu_limit_error, 589 msdu_end->flow_idx_timeout, 590 msdu_end->flow_idx_invalid, 591 msdu_end->wifi_parser_error, 592 msdu_end->amsdu_parser_error); 593 594 QDF_TRACE(QDF_MODULE_ID_DP, dbg_level, 595 "rx_msdu_end tlv (2/2)- " 596 "sa_is_valid: %x " 597 "da_is_valid: %x " 598 "da_is_mcbc: %x " 599 "l3_header_padding: %x " 600 "ipv6_options_crc: %x " 601 "tcp_seq_number: %x " 602 "tcp_ack_number: %x " 603 "tcp_flag: %x " 604 "lro_eligible: %x " 605 "window_size: %x " 606 "da_offset: %x " 607 "sa_offset: %x " 608 "da_offset_valid: %x " 609 "sa_offset_valid: %x " 610 "rule_indication_31_0: %x " 611 "rule_indication_63_32: %x " 612 "sa_idx: %x " 613 "da_idx: %x " 614 "msdu_drop: %x " 615 "reo_destination_indication: %x " 616 "flow_idx: %x " 617 "fse_metadata: %x " 618 "cce_metadata: %x " 619 "sa_sw_peer_id: %x ", 620 msdu_end->sa_is_valid, 621 msdu_end->da_is_valid, 622 msdu_end->da_is_mcbc, 623 msdu_end->l3_header_padding, 624 msdu_end->ipv6_options_crc, 625 msdu_end->tcp_seq_number, 626 msdu_end->tcp_ack_number, 627 msdu_end->tcp_flag, 628 msdu_end->lro_eligible, 629 msdu_end->window_size, 630 msdu_end->da_offset, 631 msdu_end->sa_offset, 632 msdu_end->da_offset_valid, 633 msdu_end->sa_offset_valid, 634 msdu_end->rule_indication_31_0, 635 msdu_end->rule_indication_63_32, 636 msdu_end->sa_idx, 637 msdu_end->da_idx_or_sw_peer_id, 638 msdu_end->msdu_drop, 639 msdu_end->reo_destination_indication, 640 msdu_end->flow_idx, 641 msdu_end->fse_metadata, 642 msdu_end->cce_metadata, 643 msdu_end->sa_sw_peer_id); 644 } 645 646 647 /* 648 * Get tid from RX_MPDU_START 649 */ 650 #define HAL_RX_MPDU_INFO_TID_GET(_rx_mpdu_info) \ 651 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_mpdu_info), \ 652 RX_MPDU_INFO_3_TID_OFFSET)), \ 653 RX_MPDU_INFO_3_TID_MASK, \ 654 RX_MPDU_INFO_3_TID_LSB)) 655 656 static uint32_t hal_rx_mpdu_start_tid_get_6390(uint8_t *buf) 657 { 658 struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf; 659 struct rx_mpdu_start *mpdu_start = 660 &pkt_tlvs->mpdu_start_tlv.rx_mpdu_start; 661 uint32_t tid; 662 663 tid = HAL_RX_MPDU_INFO_TID_GET(&mpdu_start->rx_mpdu_info_details); 664 665 return tid; 666 } 667 668 #define HAL_RX_MSDU_START_RECEPTION_TYPE_GET(_rx_msdu_start) \ 669 (_HAL_MS((*_OFFSET_TO_WORD_PTR((_rx_msdu_start), \ 670 RX_MSDU_START_5_RECEPTION_TYPE_OFFSET)), \ 671 RX_MSDU_START_5_RECEPTION_TYPE_MASK, \ 672 RX_MSDU_START_5_RECEPTION_TYPE_LSB)) 673 674 /* 675 * hal_rx_msdu_start_reception_type_get(): API to get the reception type 676 * Interval from rx_msdu_start 677 * 678 * @buf: pointer to the start of RX PKT TLV header 679 * Return: uint32_t(reception_type) 680 */ 681 static 682 uint32_t hal_rx_msdu_start_reception_type_get_6390(uint8_t *buf) 683 { 684 struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf; 685 struct rx_msdu_start *msdu_start = 686 &pkt_tlvs->msdu_start_tlv.rx_msdu_start; 687 uint32_t reception_type; 688 689 reception_type = HAL_RX_MSDU_START_RECEPTION_TYPE_GET(msdu_start); 690 691 return reception_type; 692 } 693 694 #define HAL_RX_MSDU_END_DA_IDX_GET(_rx_msdu_end) \ 695 (_HAL_MS((*_OFFSET_TO_WORD_PTR(_rx_msdu_end, \ 696 RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_OFFSET)), \ 697 RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_MASK, \ 698 RX_MSDU_END_13_DA_IDX_OR_SW_PEER_ID_LSB)) 699 700 /** 701 * hal_rx_msdu_end_da_idx_get_6390: API to get da_idx 702 * from rx_msdu_end TLV 703 * 704 * @ buf: pointer to the start of RX PKT TLV headers 705 * Return: da index 706 */ 707 static uint16_t hal_rx_msdu_end_da_idx_get_6390(uint8_t *buf) 708 { 709 struct rx_pkt_tlvs *pkt_tlvs = (struct rx_pkt_tlvs *)buf; 710 struct rx_msdu_end *msdu_end = &pkt_tlvs->msdu_end_tlv.rx_msdu_end; 711 uint16_t da_idx; 712 713 da_idx = HAL_RX_MSDU_END_DA_IDX_GET(msdu_end); 714 715 return da_idx; 716 } 717 718