1 /* 2 * Copyright (c) 2016-2018 The Linux Foundation. All rights reserved. 3 * 4 * Permission to use, copy, modify, and/or distribute this software for 5 * any purpose with or without fee is hereby granted, provided that the 6 * above copyright notice and this permission notice appear in all 7 * copies. 8 * 9 * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL 10 * WARRANTIES WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED 11 * WARRANTIES OF MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE 12 * AUTHOR BE LIABLE FOR ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL 13 * DAMAGES OR ANY DAMAGES WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR 14 * PROFITS, WHETHER IN AN ACTION OF CONTRACT, NEGLIGENCE OR OTHER 15 * TORTIOUS ACTION, ARISING OUT OF OR IN CONNECTION WITH THE USE OR 16 * PERFORMANCE OF THIS SOFTWARE. 17 */ 18 19 #ifndef _HAL_HW_INTERNAL_H_ 20 #define _HAL_HW_INTERNAL_H_ 21 #include "qdf_types.h" 22 #include "qdf_lock.h" 23 #include "qdf_mem.h" 24 #include "rx_msdu_link.h" 25 #include "rx_reo_queue.h" 26 #include "rx_reo_queue_ext.h" 27 #include "wcss_seq_hwiobase.h" 28 #include "tlv_hdr.h" 29 #include "tlv_tag_def.h" 30 #include "reo_destination_ring.h" 31 #include "reo_reg_seq_hwioreg.h" 32 #include "reo_entrance_ring.h" 33 #include "reo_get_queue_stats.h" 34 #include "reo_get_queue_stats_status.h" 35 #include "tcl_data_cmd.h" 36 #include "tcl_gse_cmd.h" 37 #include "tcl_status_ring.h" 38 #include "mac_tcl_reg_seq_hwioreg.h" 39 #include "ce_src_desc.h" 40 #include "ce_stat_desc.h" 41 #include "wfss_ce_reg_seq_hwioreg.h" 42 #include "wbm_link_descriptor_ring.h" 43 #include "wbm_reg_seq_hwioreg.h" 44 #include "wbm_buffer_ring.h" 45 #include "wbm_release_ring.h" 46 #include "rx_msdu_desc_info.h" 47 #include "rx_mpdu_start.h" 48 #include "rx_mpdu_end.h" 49 #include "rx_msdu_start.h" 50 #include "rx_msdu_end.h" 51 #include "rx_attention.h" 52 #include "rx_ppdu_start.h" 53 #include "rx_ppdu_start_user_info.h" 54 #include "rx_ppdu_end_user_stats.h" 55 #include "rx_ppdu_end_user_stats_ext.h" 56 #include "rx_mpdu_desc_info.h" 57 #include "rxpcu_ppdu_end_info.h" 58 #include "phyrx_he_sig_a_su.h" 59 #include "phyrx_he_sig_a_mu_dl.h" 60 #if defined(CONFIG_MCL) && defined(QCA_WIFI_QCA6290_11AX) 61 #include "phyrx_he_sig_a_mu_ul.h" 62 #endif 63 #include "phyrx_he_sig_b1_mu.h" 64 #include "phyrx_he_sig_b2_mu.h" 65 #include "phyrx_he_sig_b2_ofdma.h" 66 #include "phyrx_l_sig_a.h" 67 #include "phyrx_l_sig_b.h" 68 #include "phyrx_vht_sig_a.h" 69 #include "phyrx_ht_sig.h" 70 #include "tx_msdu_extension.h" 71 #include "receive_rssi_info.h" 72 #include "phyrx_pkt_end.h" 73 #include "phyrx_rssi_legacy.h" 74 #include "wcss_version.h" 75 #include "rx_msdu_link.h" 76 77 #define HAL_SRNG_REO_EXCEPTION HAL_SRNG_REO2SW1 78 #define HAL_SRNG_REO_ALTERNATE_SELECT 0x7 79 80 /* calculate the register address offset from bar0 of shadow register x */ 81 #ifdef QCA_WIFI_QCA6390 82 #define SHADOW_REGISTER(x) (0x000008FC + (4 * (x))) 83 #else 84 #define SHADOW_REGISTER(x) (0x00003024 + (4 * (x))) 85 #endif 86 87 /* TODO: Check if the following can be provided directly by HW headers */ 88 #define SRNG_LOOP_CNT_MASK REO_DESTINATION_RING_15_LOOPING_COUNT_MASK 89 #define SRNG_LOOP_CNT_LSB REO_DESTINATION_RING_15_LOOPING_COUNT_LSB 90 91 #define HAL_DEFAULT_REO_TIMEOUT_MS 40 /* milliseconds */ 92 93 #define HAL_DESC_SET_FIELD(_desc, _word, _fld, _value) do { \ 94 ((uint32_t *)(_desc))[(_word ## _ ## _fld ## _OFFSET) >> 2] &= \ 95 ~(_word ## _ ## _fld ## _MASK); \ 96 ((uint32_t *)(_desc))[(_word ## _ ## _fld ## _OFFSET) >> 2] |= \ 97 ((_value) << _word ## _ ## _fld ## _LSB); \ 98 } while (0) 99 100 #define HAL_SM(_reg, _fld, _val) \ 101 (((_val) << (_reg ## _ ## _fld ## _SHFT)) & \ 102 (_reg ## _ ## _fld ## _BMSK)) 103 104 #define HAL_MS(_reg, _fld, _val) \ 105 (((_val) & (_reg ## _ ## _fld ## _BMSK)) >> \ 106 (_reg ## _ ## _fld ## _SHFT)) 107 108 #define HAL_REG_WRITE(_soc, _reg, _value) \ 109 hal_write32_mb(_soc, (_reg), (_value)) 110 111 #define HAL_REG_READ(_soc, _offset) \ 112 hal_read32_mb(_soc, (_offset)) 113 114 #define WBM_IDLE_DESC_LIST 1 115 116 /** 117 * Common SRNG register access macros: 118 * The SRNG registers are distributed across various UMAC and LMAC HW blocks, 119 * but the register group and format is exactly same for all rings, with some 120 * difference between producer rings (these are 'producer rings' with respect 121 * to HW and referred as 'destination rings' in SW) and consumer rings (these 122 * are 'consumer rings' with respect to HW and 123 * referred as 'source rings' in SW). 124 * The following macros provide uniform access to all SRNG rings. 125 */ 126 127 /* SRNG registers are split among two groups R0 and R2 and following 128 * definitions identify the group to which each register belongs to 129 */ 130 #define R0_INDEX 0 131 #define R2_INDEX 1 132 133 #define HWREG_INDEX(_reg_group) _reg_group ## _ ## INDEX 134 135 /* Registers in R0 group */ 136 #define BASE_LSB_GROUP R0 137 #define BASE_MSB_GROUP R0 138 #define ID_GROUP R0 139 #define STATUS_GROUP R0 140 #define MISC_GROUP R0 141 #define HP_ADDR_LSB_GROUP R0 142 #define HP_ADDR_MSB_GROUP R0 143 #define PRODUCER_INT_SETUP_GROUP R0 144 #define PRODUCER_INT_STATUS_GROUP R0 145 #define PRODUCER_FULL_COUNTER_GROUP R0 146 #define MSI1_BASE_LSB_GROUP R0 147 #define MSI1_BASE_MSB_GROUP R0 148 #define MSI1_DATA_GROUP R0 149 #define HP_TP_SW_OFFSET_GROUP R0 150 #define TP_ADDR_LSB_GROUP R0 151 #define TP_ADDR_MSB_GROUP R0 152 #define CONSUMER_INT_SETUP_IX0_GROUP R0 153 #define CONSUMER_INT_SETUP_IX1_GROUP R0 154 #define CONSUMER_INT_STATUS_GROUP R0 155 #define CONSUMER_EMPTY_COUNTER_GROUP R0 156 #define CONSUMER_PREFETCH_TIMER_GROUP R0 157 #define CONSUMER_PREFETCH_STATUS_GROUP R0 158 159 /* Registers in R2 group */ 160 #define HP_GROUP R2 161 #define TP_GROUP R2 162 163 /** 164 * Register definitions for all SRNG based rings are same, except few 165 * differences between source (HW consumer) and destination (HW producer) 166 * registers. Following macros definitions provide generic access to all 167 * SRNG based rings. 168 * For source rings, we will use the register/field definitions of SW2TCL1 169 * ring defined in the HW header file mac_tcl_reg_seq_hwioreg.h. To setup 170 * individual fields, SRNG_SM macros should be used with fields specified 171 * using SRNG_SRC_FLD(<register>, <field>), Register writes should be done 172 * using SRNG_SRC_REG_WRITE(<hal_srng>, <register>, <value>). 173 * Similarly for destination rings we will use definitions of REO2SW1 ring 174 * defined in the register reo_destination_ring.h. To setup individual 175 * fields SRNG_SM macros should be used with fields specified using 176 * SRNG_DST_FLD(<register>, <field>). Register writes should be done using 177 * SRNG_DST_REG_WRITE(<hal_srng>, <register>, <value>). 178 */ 179 180 #define SRNG_DST_REG_OFFSET(_reg, _reg_group) \ 181 HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg##_ADDR(0) 182 183 #define SRNG_SRC_REG_OFFSET(_reg, _reg_group) \ 184 HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg ## _ADDR(0) 185 186 #define _SRNG_DST_FLD(_reg_group, _reg_fld) \ 187 HWIO_REO_ ## _reg_group ## _REO2SW1_RING_ ## _reg_fld 188 #define _SRNG_SRC_FLD(_reg_group, _reg_fld) \ 189 HWIO_TCL_ ## _reg_group ## _SW2TCL1_RING_ ## _reg_fld 190 191 #define _SRNG_FLD(_reg_group, _reg_fld, _dir) \ 192 _SRNG_ ## _dir ## _FLD(_reg_group, _reg_fld) 193 194 #define SRNG_DST_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, DST) 195 #define SRNG_SRC_FLD(_reg, _f) _SRNG_FLD(_reg ## _GROUP, _reg ## _ ## _f, SRC) 196 197 #define SRNG_SRC_R0_START_OFFSET SRNG_SRC_REG_OFFSET(BASE_LSB, R0) 198 #define SRNG_DST_R0_START_OFFSET SRNG_DST_REG_OFFSET(BASE_LSB, R0) 199 200 #define SRNG_SRC_R2_START_OFFSET SRNG_SRC_REG_OFFSET(HP, R2) 201 #define SRNG_DST_R2_START_OFFSET SRNG_DST_REG_OFFSET(HP, R2) 202 203 #define SRNG_SRC_START_OFFSET(_reg_group) \ 204 SRNG_SRC_ ## _reg_group ## _START_OFFSET 205 #define SRNG_DST_START_OFFSET(_reg_group) \ 206 SRNG_DST_ ## _reg_group ## _START_OFFSET 207 #define SRNG_REG_ADDR(_srng, _reg, _reg_group, _dir) \ 208 ((_srng)->hwreg_base[HWREG_INDEX(_reg_group)] + \ 209 ((_srng)->hal_soc->hal_hw_reg_offset[_dir ## _ ##_reg])) 210 211 #define CALCULATE_REG_OFFSET(_dir, _reg, _reg_group) \ 212 (SRNG_ ## _dir ## _REG_OFFSET(_reg, _reg_group) - \ 213 SRNG_ ## _dir ## _START_OFFSET(_reg_group)) 214 215 #define REG_OFFSET(_dir, _reg) \ 216 CALCULATE_REG_OFFSET(_dir, _reg, _reg ## _GROUP) 217 218 #define SRNG_DST_ADDR(_srng, _reg) \ 219 SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, DST) 220 221 #define SRNG_SRC_ADDR(_srng, _reg) \ 222 SRNG_REG_ADDR(_srng, _reg, _reg ## _GROUP, SRC) 223 224 #define SRNG_REG_WRITE(_srng, _reg, _value, _dir) \ 225 hal_write_address_32_mb(_srng->hal_soc, \ 226 SRNG_ ## _dir ## _ADDR(_srng, _reg), (_value)) 227 228 #define SRNG_REG_READ(_srng, _reg, _dir) \ 229 hal_read_address_32_mb(_srng->hal_soc, \ 230 SRNG_ ## _dir ## _ADDR(_srng, _reg)) 231 232 #define SRNG_SRC_REG_WRITE(_srng, _reg, _value) \ 233 SRNG_REG_WRITE(_srng, _reg, _value, SRC) 234 235 #define SRNG_DST_REG_WRITE(_srng, _reg, _value) \ 236 SRNG_REG_WRITE(_srng, _reg, _value, DST) 237 238 #define SRNG_SRC_REG_READ(_srng, _reg) \ 239 SRNG_REG_READ(_srng, _reg, SRC) 240 241 #define _SRNG_FM(_reg_fld) _reg_fld ## _BMSK 242 #define _SRNG_FS(_reg_fld) _reg_fld ## _SHFT 243 244 #define SRNG_SM(_reg_fld, _val) \ 245 (((_val) << _SRNG_FS(_reg_fld)) & _SRNG_FM(_reg_fld)) 246 247 #define SRNG_MS(_reg_fld, _val) \ 248 (((_val) & _SRNG_FM(_reg_fld)) >> _SRNG_FS(_reg_fld)) 249 250 #define SRNG_MAX_SIZE_DWORDS \ 251 (SRNG_MS(SRNG_SRC_FLD(BASE_MSB, RING_SIZE), 0xffffffff)) 252 253 /** 254 * HW ring configuration table to identify hardware ring attributes like 255 * register addresses, number of rings, ring entry size etc., for each type 256 * of SRNG ring. 257 * 258 * Currently there is just one HW ring table, but there could be multiple 259 * configurations in future based on HW variants from the same wifi3.0 family 260 * and hence need to be attached with hal_soc based on HW type 261 */ 262 #define HAL_SRNG_CONFIG(_hal_soc, _ring_type) \ 263 (&_hal_soc->hw_srng_table[_ring_type]) 264 265 enum SRNG_REGISTERS { 266 DST_HP = 0, 267 DST_TP, 268 DST_ID, 269 DST_MISC, 270 DST_HP_ADDR_LSB, 271 DST_HP_ADDR_MSB, 272 DST_MSI1_BASE_LSB, 273 DST_MSI1_BASE_MSB, 274 DST_MSI1_DATA, 275 DST_BASE_LSB, 276 DST_BASE_MSB, 277 DST_PRODUCER_INT_SETUP, 278 279 SRC_HP, 280 SRC_TP, 281 SRC_ID, 282 SRC_MISC, 283 SRC_TP_ADDR_LSB, 284 SRC_TP_ADDR_MSB, 285 SRC_MSI1_BASE_LSB, 286 SRC_MSI1_BASE_MSB, 287 SRC_MSI1_DATA, 288 SRC_BASE_LSB, 289 SRC_BASE_MSB, 290 SRC_CONSUMER_INT_SETUP_IX0, 291 SRC_CONSUMER_INT_SETUP_IX1, 292 }; 293 294 /** 295 * hal_set_link_desc_addr - Setup link descriptor in a buffer_addr_info 296 * HW structure 297 * 298 * @desc: Descriptor entry (from WBM_IDLE_LINK ring) 299 * @cookie: SW cookie for the buffer/descriptor 300 * @link_desc_paddr: Physical address of link descriptor entry 301 * 302 */ 303 static inline void hal_set_link_desc_addr(void *desc, uint32_t cookie, 304 qdf_dma_addr_t link_desc_paddr) 305 { 306 uint32_t *buf_addr = (uint32_t *)desc; 307 308 HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_0, BUFFER_ADDR_31_0, 309 link_desc_paddr & 0xffffffff); 310 HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, BUFFER_ADDR_39_32, 311 (uint64_t)link_desc_paddr >> 32); 312 HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, RETURN_BUFFER_MANAGER, 313 WBM_IDLE_DESC_LIST); 314 HAL_DESC_SET_FIELD(buf_addr, BUFFER_ADDR_INFO_1, SW_BUFFER_COOKIE, 315 cookie); 316 } 317 318 /** 319 * hal_get_reo_qdesc_size - Get size of reo queue descriptor 320 * 321 * @hal_soc: Opaque HAL SOC handle 322 * @ba_window_size: BlockAck window size 323 * 324 */ 325 static inline uint32_t hal_get_reo_qdesc_size(void *hal_soc, 326 uint32_t ba_window_size) 327 { 328 if (ba_window_size <= 1) 329 return sizeof(struct rx_reo_queue); 330 331 if (ba_window_size <= 105) 332 return sizeof(struct rx_reo_queue) + 333 sizeof(struct rx_reo_queue_ext); 334 335 if (ba_window_size <= 210) 336 return sizeof(struct rx_reo_queue) + 337 (2 * sizeof(struct rx_reo_queue_ext)); 338 339 return sizeof(struct rx_reo_queue) + 340 (3 * sizeof(struct rx_reo_queue_ext)); 341 } 342 343 #endif /* _HAL_HW_INTERNAL_H_ */ 344