/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/ |
D | gfxhub_v1_0.c | 191 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v1_0_init_cache_regs() 192 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gfxhub_v1_0_init_cache_regs()
|
D | mmhub_v1_8.c | 244 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, in mmhub_v1_8_init_cache_regs() 246 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_8_init_cache_regs()
|
D | gfxhub_v1_2.c | 240 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v1_2_xcc_init_cache_regs() 241 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gfxhub_v1_2_xcc_init_cache_regs()
|
D | mmhub_v1_0.c | 177 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v1_0_init_cache_regs() 178 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_0_init_cache_regs()
|
D | gfxhub_v2_1.c | 590 adev->gmc.VM_L2_CNTL2 = RREG32_SOC15(GC, 0, mmGCVM_L2_CNTL2); in gfxhub_v2_1_save_regs() 625 WREG32_SOC15(GC, 0, mmGCVM_L2_CNTL2, adev->gmc.VM_L2_CNTL2); in gfxhub_v2_1_restore_regs()
|
D | amdgpu_gmc.h | 327 u64 VM_L2_CNTL2; member
|
D | gmc_v7_0.c | 630 tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v7_0_gart_enable() 631 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v7_0_gart_enable()
|
D | mmhub_v1_7.c | 195 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v1_7_init_cache_regs() 196 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_7_init_cache_regs()
|
D | gmc_v8_0.c | 846 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v8_0_gart_enable() 847 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v8_0_gart_enable()
|
D | sid.h | 379 #define VM_L2_CNTL2 0x501 macro
|
/linux-6.12.1/drivers/gpu/drm/radeon/ |
D | rv770.c | 910 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_enable() 956 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_disable() 987 WREG32(VM_L2_CNTL2, 0); in rv770_agp_enable()
|
D | rv770d.h | 647 #define VM_L2_CNTL2 0x1404 macro
|
D | ni.c | 1274 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cayman_pcie_gart_enable() 1353 WREG32(VM_L2_CNTL2, 0); in cayman_pcie_gart_disable()
|
D | nid.h | 117 #define VM_L2_CNTL2 0x1404 macro
|
D | sid.h | 378 #define VM_L2_CNTL2 0x1404 macro
|
D | cikd.h | 496 #define VM_L2_CNTL2 0x1404 macro
|
D | evergreen.c | 2416 WREG32(VM_L2_CNTL2, 0); in evergreen_pcie_gart_enable() 2469 WREG32(VM_L2_CNTL2, 0); in evergreen_pcie_gart_disable() 2499 WREG32(VM_L2_CNTL2, 0); in evergreen_agp_enable()
|
D | evergreend.h | 1155 #define VM_L2_CNTL2 0x1404 macro
|
D | r600d.h | 592 #define VM_L2_CNTL2 0x1404 macro
|
D | r600.c | 1145 WREG32(VM_L2_CNTL2, 0); in r600_pcie_gart_enable() 1237 WREG32(VM_L2_CNTL2, 0); in r600_agp_enable()
|
D | si.c | 4291 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in si_pcie_gart_enable() 4377 WREG32(VM_L2_CNTL2, 0); in si_pcie_gart_disable()
|
D | cik.c | 5445 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cik_pcie_gart_enable() 5562 WREG32(VM_L2_CNTL2, 0); in cik_pcie_gart_disable()
|