Home
last modified time | relevance | path

Searched refs:NUM_DPPCLK_DPM_LEVELS (Results 1 – 17 of 17) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/pm/swsmu/inc/pmfw_if/
Dsmu14_driver_if_v14_0_0.h101 #define NUM_DPPCLK_DPM_LEVELS 8 macro
123 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
152 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
Dsmu13_driver_if_v13_0_5.h45 #define NUM_DPPCLK_DPM_LEVELS 4 macro
113 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
Dsmu13_driver_if_yellow_carp.h105 #define NUM_DPPCLK_DPM_LEVELS 8 macro
124 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
Dsmu11_driver_if_vangogh.h105 #define NUM_DPPCLK_DPM_LEVELS 7 macro
130 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
Dsmu13_driver_if_v13_0_4.h106 #define NUM_DPPCLK_DPM_LEVELS 8 macro
125 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
Dsmu13_driver_if_v13_0_0.h38 #define NUM_DPPCLK_DPM_LEVELS 8 macro
1047 uint16_t FreqTableDppClk [NUM_DPPCLK_DPM_LEVELS ]; // In MHz
1407 uint16_t FreqTableDppClk [NUM_DPPCLK_DPM_LEVELS ]; // In MHz
Dsmu13_driver_if_v13_0_7.h39 #define NUM_DPPCLK_DPM_LEVELS 8 macro
1056 uint16_t FreqTableDppClk [NUM_DPPCLK_DPM_LEVELS ]; // In MHz
1400 uint16_t FreqTableDppClk [NUM_DPPCLK_DPM_LEVELS ]; // In MHz
Dsmu14_driver_if_v14_0.h36 #define NUM_DPPCLK_DPM_LEVELS 8 macro
1147 uint16_t FreqTableDppClk [NUM_DPPCLK_DPM_LEVELS ]; // In MHz
1632 uint16_t FreqTableDppClk [NUM_DPPCLK_DPM_LEVELS ]; // In MHz
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn315/
Ddcn315_smu.h34 #define NUM_DPPCLK_DPM_LEVELS 4 macro
72 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn316/
Ddcn316_smu.h34 #define NUM_DPPCLK_DPM_LEVELS 8 macro
80 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
Ddcn316_clk_mgr.c510 clock_table->NumDispClkLevelsEnabled <= NUM_DPPCLK_DPM_LEVELS) { in dcn316_clk_mgr_helper_populate_bw_params()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn35/
Ddcn35_smu.h78 #define NUM_DPPCLK_DPM_LEVELS 8 macro
106 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
Ddcn35_clk_mgr.c822 clock_table->NumDispClkLevelsEnabled <= NUM_DPPCLK_DPM_LEVELS) { in dcn35_clk_mgr_helper_populate_bw_params()
893 find_max_clk_value(clock_table->DppClocks, NUM_DPPCLK_DPM_LEVELS); in dcn35_clk_mgr_helper_populate_bw_params()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn31/
Ddcn31_smu.h107 #define NUM_DPPCLK_DPM_LEVELS 8 macro
133 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
Ddcn31_clk_mgr.c587 clock_table->NumDispClkLevelsEnabled <= NUM_DPPCLK_DPM_LEVELS) { in dcn31_clk_mgr_helper_populate_bw_params()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn314/
Ddcn314_smu.h52 uint32_t DppClocks[NUM_DPPCLK_DPM_LEVELS];
Ddcn314_clk_mgr.c640 clock_table->NumDispClkLevelsEnabled <= NUM_DPPCLK_DPM_LEVELS) { in dcn314_clk_mgr_helper_populate_bw_params()
704 …lk_table.entries[i].dppclk_mhz = find_max_clk_value(clock_table->DppClocks, NUM_DPPCLK_DPM_LEVELS); in dcn314_clk_mgr_helper_populate_bw_params()