Searched refs:DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT (Results 1 – 2 of 2) sorted by relevance
4187 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy) (_DG1_DPCLKA_PHY_IDX(phy) * 2) macro4188 …_CFGCR0_DDI_CLK_SEL(pll, phy) (_DG1_DPCLKA_PLL_IDX(pll) << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy…4189 #define DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_MASK(phy) (0x3 << DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy))
1670 val >>= DG1_DPCLKA_CFGCR0_DDI_CLK_SEL_SHIFT(phy); in dg1_ddi_get_pll()