Searched refs:CG_SPLL_FUNC_CNTL_3 (Results 1 – 19 of 19) sorted by relevance
/linux-6.12.1/drivers/gpu/drm/radeon/ |
D | rv740d.h | 37 #define CG_SPLL_FUNC_CNTL_3 0x608 macro
|
D | rv730d.h | 40 #define CG_SPLL_FUNC_CNTL_3 0x608 macro
|
D | rv740_dpm.c | 296 RREG32(CG_SPLL_FUNC_CNTL_3); in rv740_read_clock_registers()
|
D | rv730_dpm.c | 204 RREG32(CG_SPLL_FUNC_CNTL_3); in rv730_read_clock_registers()
|
D | rv770d.h | 104 #define CG_SPLL_FUNC_CNTL_3 0x608 macro
|
D | nid.h | 550 #define CG_SPLL_FUNC_CNTL_3 0x608 macro
|
D | sid.h | 99 #define CG_SPLL_FUNC_CNTL_3 0x608 macro
|
D | cikd.h | 260 #define CG_SPLL_FUNC_CNTL_3 0xC0500148 macro
|
D | evergreend.h | 86 #define CG_SPLL_FUNC_CNTL_3 0x608 macro
|
D | rv770_dpm.c | 1527 RREG32(CG_SPLL_FUNC_CNTL_3); in rv770_read_clock_registers()
|
D | ni_dpm.c | 1185 ni_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3); in ni_read_clock_registers()
|
D | ci_dpm.c | 1837 RREG32_SMC(CG_SPLL_FUNC_CNTL_3); in ci_read_clock_registers()
|
D | si_dpm.c | 3510 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3); in si_read_clock_registers()
|
/linux-6.12.1/drivers/gpu/drm/amd/pm/powerplay/smumgr/ |
D | fiji_smumgr.c | 891 spll_func_cntl_3 = PHM_SET_FIELD(spll_func_cntl_3, CG_SPLL_FUNC_CNTL_3, in fiji_calculate_sclk_params() 895 spll_func_cntl_3 = PHM_SET_FIELD(spll_func_cntl_3, CG_SPLL_FUNC_CNTL_3, in fiji_calculate_sclk_params()
|
D | iceland_smumgr.c | 832 CG_SPLL_FUNC_CNTL_3, SPLL_FB_DIV, fbdiv); in iceland_calculate_sclk_params() 836 CG_SPLL_FUNC_CNTL_3, SPLL_DITHEN, 1); in iceland_calculate_sclk_params()
|
D | ci_smumgr.c | 333 spll_func_cntl_3 = PHM_SET_FIELD(spll_func_cntl_3, CG_SPLL_FUNC_CNTL_3, in ci_calculate_sclk_params() 337 spll_func_cntl_3 = PHM_SET_FIELD(spll_func_cntl_3, CG_SPLL_FUNC_CNTL_3, in ci_calculate_sclk_params()
|
D | tonga_smumgr.c | 575 CG_SPLL_FUNC_CNTL_3, SPLL_FB_DIV, fbdiv); in tonga_calculate_sclk_params() 579 CG_SPLL_FUNC_CNTL_3, SPLL_DITHEN, 1); in tonga_calculate_sclk_params()
|
/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/ |
D | sid.h | 100 #define CG_SPLL_FUNC_CNTL_3 0x182 macro
|
/linux-6.12.1/drivers/gpu/drm/amd/pm/legacy-dpm/ |
D | si_dpm.c | 4028 si_pi->clock_registers.cg_spll_func_cntl_3 = RREG32(CG_SPLL_FUNC_CNTL_3); in si_read_clock_registers()
|