Home
last modified time | relevance | path

Searched full:epll (Results 1 – 18 of 18) sorted by relevance

/linux-6.12.1/drivers/clk/samsung/
Dclk-exynos-audss.c25 * access to audss registers. Typically a child of EPLL.
29 static struct clk *epll; variable
142 epll = ERR_PTR(-ENODEV); in exynos_audss_clk_probe()
162 epll = pll_in; in exynos_audss_clk_probe()
164 ret = clk_prepare_enable(epll); in exynos_audss_clk_probe()
167 "failed to prepare the epll clock\n"); in exynos_audss_clk_probe()
264 if (!IS_ERR(epll)) in exynos_audss_clk_probe()
265 clk_disable_unprepare(epll); in exynos_audss_clk_probe()
277 if (!IS_ERR(epll)) in exynos_audss_clk_remove()
278 clk_disable_unprepare(epll); in exynos_audss_clk_remove()
Dclk-exynos5410.c64 apll, cpll, epll, mpll, enumerator
247 [epll] = PLL(pll_2650x, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
275 exynos5410_plls[epll].rate_table = exynos5410_pll2550x_24mhz_tbl; in exynos5410_clk_init()
Dclk-s5pv210.c70 epll, enumerator
720 [epll] = PLL(pll_4600, FOUT_EPLL, "fout_epll", "fin_pll",
732 [epll] = PLL(pll_4500, FOUT_EPLL, "fout_epll", "fin_pll",
Dclk-exynos4.c150 apll, mpll, epll, vpll, enumerator
1156 [epll] = PLL(pll_4600, CLK_FOUT_EPLL, "fout_epll", "fin_pll",
1167 [epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll",
1301 exynos4210_plls[epll].rate_table = in exynos4_clk_init()
1315 exynos4x12_plls[epll].rate_table = in exynos4_clk_init()
Dclk-exynos5250.c108 apll, mpll, cpll, epll, vpll, gpll, bpll, enumerator
746 [epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
814 exynos5250_plls[epll].rate_table = epll_24mhz_tbl; in exynos5250_clk_init()
Dclk-exynos5420.c153 apll, cpll, dpll, epll, rpll, ipll, spll, vpll, mpll, enumerator
1471 [epll] = PLL(pll_36xx, CLK_FOUT_EPLL, "fout_epll", "fin_pll", EPLL_LOCK,
1602 exynos5x_plls[epll].rate_table = exynos5420_epll_24mhz_tbl; in exynos5x_clk_init()
Dclk-exynos3250.c695 /* EPLL */
/linux-6.12.1/include/dt-bindings/clock/
Dnuvoton,ma35d1-clk.h23 #define EPLL 12 macro
25 /* EPLL divider */
/linux-6.12.1/sound/soc/samsung/
Darndale.c73 * We add 1 to the frequency value to ensure proper EPLL setting in arndale_wm1811_hw_params()
75 * samsung/clk-exynos5250.c for list of available EPLL rates). in arndale_wm1811_hw_params()
Dodroid.c90 * frequency values due to the EPLL output frequency not being exact in odroid_card_be_hw_params()
/linux-6.12.1/Documentation/devicetree/bindings/clock/
Dnuvoton,ma35d1-clk.yaml37 EPLL, and VPLL in sequential.
/linux-6.12.1/drivers/clk/nuvoton/
Dclk-ma35d1.c104 { .fw_name = "epll", },
508 hws[EPLL] = ma35d1_reg_clk_pll(dev, EPLL, pllmode[3], "epll", in ma35d1_clocks_probe()
513 hws[EPLL_DIV2] = ma35d1_clk_fixed_factor(dev, "epll_div2", "epll", 1, 2); in ma35d1_clocks_probe()
514 hws[EPLL_DIV4] = ma35d1_clk_fixed_factor(dev, "epll_div4", "epll", 1, 4); in ma35d1_clocks_probe()
515 hws[EPLL_DIV8] = ma35d1_clk_fixed_factor(dev, "epll_div8", "epll", 1, 8); in ma35d1_clocks_probe()
Dclk-ma35d1-pll.c237 case EPLL: in ma35d1_clk_pll_recalc_rate()
269 case EPLL: in ma35d1_clk_pll_round_rate()
/linux-6.12.1/drivers/clk/
Dclk-ast2600.c116 /* From dpll/epll/40mhz usb p1 phy/gpioc6/dp phy pll */
211 /* For hpll/dpll/epll/mpll */
475 "epll",
663 hw = clk_hw_register_divider_table(dev, "bclk", "epll", 0, in aspeed_g6_clk_probe()
770 aspeed_g6_clk_data->hws[ASPEED_CLK_EPLL] = ast2600_calc_pll("epll", val); in aspeed_g6_cc()
/linux-6.12.1/arch/arm64/boot/dts/nuvoton/
Dma35d1-som-256m.dts44 <&clk EPLL>,
Dma35d1-iot-512m.dts44 <&clk EPLL>,
/linux-6.12.1/drivers/clk/ingenic/
Djz4780-cgu.c305 "epll", CGU_CLK_PLL,
307 .pll = DEF_PLL(EPLL),
Dx1830-cgu.c159 "epll", CGU_CLK_PLL,