Searched +full:0 +full:xffa00000 (Results 1 – 25 of 35) sorted by relevance
12
/linux-6.12.1/arch/sh/include/cpu-sh4/cpu/ ! |
D | dma.h | 10 #define DMTE0_IRQ evt2irq(0x640) 11 #define DMTE4_IRQ evt2irq(0x780) 12 #define DMTE6_IRQ evt2irq(0x7c0) 13 #define DMAE0_IRQ evt2irq(0x6c0) 15 #define SH_DMAC_BASE0 0xffa00000
|
/linux-6.12.1/arch/powerpc/boot/dts/fsl/ ! |
D | p1020rdb_36b.dts | 18 reg = <0xf 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 22 0x1 0x0 0xf 0xffa00000 0x00040000 23 0x2 0x0 0xf 0xffb00000 0x00020000>; 27 ranges = <0x0 0xf 0xffe00000 0x100000>; 31 reg = <0xf 0xffe09000 0 0x1000>; 32 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 33 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 34 pcie@0 { 35 ranges = <0x2000000 0x0 0xc0000000 [all …]
|
D | p1020rdb.dts | 18 reg = <0 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 22 0x1 0x0 0x0 0xffa00000 0x00040000 23 0x2 0x0 0x0 0xffb00000 0x00020000>; 27 ranges = <0x0 0x0 0xffe00000 0x100000>; 31 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 32 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 33 reg = <0 0xffe09000 0 0x1000>; 34 pcie@0 { 35 ranges = <0x2000000 0x0 0xa0000000 [all …]
|
D | mpc8572ds_36b.dts | 19 reg = <0xf 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0xf 0xe8000000 0x08000000 22 0x1 0x0 0xf 0xe0000000 0x08000000 23 0x2 0x0 0xf 0xffa00000 0x00040000 24 0x3 0x0 0xf 0xffdf0000 0x00008000 25 0x4 0x0 0xf 0xffa40000 0x00040000 26 0x5 0x0 0xf 0xffa80000 0x00040000 27 0x6 0x0 0xf 0xffac0000 0x00040000>; 31 ranges = <0x0 0xf 0xffe00000 0x100000>; 35 reg = <0xf 0xffe08000 0 0x1000>; [all …]
|
D | mpc8572ds.dts | 19 reg = <0 0xffe05000 0 0x1000>; 21 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 22 0x1 0x0 0x0 0xe0000000 0x08000000 23 0x2 0x0 0x0 0xffa00000 0x00040000 24 0x3 0x0 0x0 0xffdf0000 0x00008000 25 0x4 0x0 0x0 0xffa40000 0x00040000 26 0x5 0x0 0x0 0xffa80000 0x00040000 27 0x6 0x0 0x0 0xffac0000 0x00040000>; 31 ranges = <0x0 0 0xffe00000 0x100000>; 35 reg = <0 0xffe08000 0 0x1000>; [all …]
|
D | p2020ds.dts | 19 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 20 0x1 0x0 0x0 0xe0000000 0x08000000 21 0x2 0x0 0x0 0xffa00000 0x00040000 22 0x3 0x0 0x0 0xffdf0000 0x00008000 23 0x4 0x0 0x0 0xffa40000 0x00040000 24 0x5 0x0 0x0 0xffa80000 0x00040000 25 0x6 0x0 0x0 0xffac0000 0x00040000>; 26 reg = <0 0xffe05000 0 0x1000>; 30 ranges = <0x0 0x0 0xffe00000 0x100000>; 34 ranges = <0x2000000 0x0 0x80000000 0 0x80000000 0x0 0x20000000 [all …]
|
D | mpc8536ds_36b.dts | 17 #size-cells = <0>; 19 PowerPC,8536@0 { 21 reg = <0>; 28 reg = <0 0 0 0>; // Filled by U-Boot 32 reg = <0xf 0xffe05000 0 0x1000>; 34 ranges = <0x0 0x0 0xf 0xe8000000 0x08000000 35 0x2 0x0 0xf 0xffa00000 0x00040000 36 0x3 0x0 0xf 0xffdf0000 0x00008000>; 40 ranges = <0x0 0xf 0xffe00000 0x100000>; 44 reg = <0xf 0xffe08000 0 0x1000>; [all …]
|
D | mpc8536ds.dts | 17 #size-cells = <0>; 19 PowerPC,8536@0 { 21 reg = <0>; 28 reg = <0 0 0 0>; // Filled by U-Boot 32 reg = <0 0xffe05000 0 0x1000>; 34 ranges = <0x0 0x0 0x0 0xe8000000 0x08000000 35 0x2 0x0 0x0 0xffa00000 0x00040000 36 0x3 0x0 0x0 0xffdf0000 0x00008000>; 40 ranges = <0x0 0 0xffe00000 0x100000>; 44 reg = <0 0xffe08000 0 0x1000>; [all …]
|
D | p2020rdb-pc_36b.dts | 46 reg = <0xf 0xffe05000 0 0x1000>; 49 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 50 0x1 0x0 0xf 0xff800000 0x00040000 51 0x2 0x0 0xf 0xffb00000 0x00020000 52 0x3 0x0 0xf 0xffa00000 0x00020000>; 56 ranges = <0x0 0xf 0xffe00000 0x100000>; 60 reg = <0xf 0xffe08000 0 0x1000>; 65 reg = <0xf 0xffe09000 0 0x1000>; 66 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 67 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; [all …]
|
D | p2020rdb-pc_32b.dts | 46 reg = <0 0xffe05000 0 0x1000>; 49 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 50 0x1 0x0 0x0 0xff800000 0x00040000 51 0x2 0x0 0x0 0xffb00000 0x00020000 52 0x3 0x0 0x0 0xffa00000 0x00020000>; 56 ranges = <0x0 0x0 0xffe00000 0x100000>; 60 reg = <0 0xffe08000 0 0x1000>; 65 reg = <0 0xffe09000 0 0x1000>; 66 ranges = <0x2000000 0x0 0xe0000000 0 0xa0000000 0x0 0x20000000 67 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; [all …]
|
D | p1020rdb-pc_32b.dts | 45 reg = <0 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 49 0x1 0x0 0x0 0xff800000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000 51 0x3 0x0 0x0 0xffa00000 0x00020000>; 55 ranges = <0x0 0x0 0xffe00000 0x100000>; 59 ranges = <0x2000000 0x0 0xa0000000 0 0xa0000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0 0xffc10000 0x0 0x10000>; 61 reg = <0 0xffe09000 0 0x1000>; 62 pcie@0 { [all …]
|
D | p1020rdb-pc_36b.dts | 45 reg = <0xf 0xffe05000 0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xef000000 0x01000000 49 0x1 0x0 0xf 0xff800000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00040000 51 0x3 0x0 0xf 0xffa00000 0x00020000>; 55 ranges = <0x0 0xf 0xffe00000 0x100000>; 59 reg = <0xf 0xffe09000 0 0x1000>; 60 ranges = <0x2000000 0x0 0xc0000000 0xc 0x20000000 0x0 0x20000000 61 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 62 pcie@0 { [all …]
|
D | p1020utm-pc_32b.dts | 45 reg = <0x0 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xec000000 0x02000000 49 0x1 0x0 0x0 0xffa00000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000>; 54 ranges = <0x0 0x0 0xffe00000 0x100000>; 58 reg = <0x0 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0x0 0xa0000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
D | p1020mbg-pc_32b.dts | 45 reg = <0x0 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xec000000 0x04000000 49 0x1 0x0 0x0 0xffa00000 0x00040000 50 0x2 0x0 0x0 0xffb00000 0x00020000>; 54 ranges = <0x0 0x0 0xffe00000 0x100000>; 58 reg = <0x0 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0x0 0xa0000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0x0 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
D | p1020utm-pc_36b.dts | 45 reg = <0xf 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xec000000 0x02000000 49 0x1 0x0 0xf 0xffa00000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 reg = <0xf 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
D | p1020mbg-pc_36b.dts | 45 reg = <0xf 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0xf 0xec000000 0x04000000 49 0x1 0x0 0xf 0xffa00000 0x00040000 50 0x2 0x0 0xf 0xffb00000 0x00020000>; 54 ranges = <0x0 0xf 0xffe00000 0x100000>; 58 reg = <0xf 0xffe09000 0x0 0x1000>; 59 ranges = <0x2000000 0x0 0xe0000000 0xc 0x20000000 0x0 0x20000000 60 0x1000000 0x0 0x00000000 0xf 0xffc10000 0x0 0x10000>; 61 pcie@0 { 62 ranges = <0x2000000 0x0 0xe0000000 [all …]
|
D | cyrus_p5020.dts | 30 size = <0 0x1000000>; 31 alignment = <0 0x1000000>; 34 size = <0 0x400000>; 35 alignment = <0 0x400000>; 38 size = <0 0x2000000>; 39 alignment = <0 0x2000000>; 44 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 48 ranges = <0x0 0xf 0xf4000000 0x200000>; 52 ranges = <0x0 0xf 0xf4200000 0x200000>; 56 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
D | kmcoge4.dts | 30 size = <0 0x1000000>; 31 alignment = <0 0x1000000>; 34 size = <0 0x400000>; 35 alignment = <0 0x400000>; 38 size = <0 0x2000000>; 39 alignment = <0 0x2000000>; 44 ranges = <0x00000000 0xf 0x00000000 0x01008000>; 48 ranges = <0x0 0xf 0xf4000000 0x200000>; 52 ranges = <0x0 0xf 0xf4200000 0x200000>; 56 ranges = <0x00000000 0xf 0xfe000000 0x1000000>; [all …]
|
D | p2020rdb.dts | 29 reg = <0 0xffe05000 0 0x1000>; 32 ranges = <0x0 0x0 0x0 0xef000000 0x01000000 33 0x1 0x0 0x0 0xffa00000 0x00040000 34 0x2 0x0 0x0 0xffb00000 0x00020000>; 36 nor@0,0 { 40 reg = <0x0 0x0 0x1000000>; 44 partition@0 { 47 reg = <0x0 0x00040000>; 54 reg = <0x00040000 0x00040000>; 61 reg = <0x00080000 0x00380000>; [all …]
|
D | p1023rdb.dts | 56 size = <0 0x1000000>; 57 alignment = <0 0x1000000>; 60 size = <0 0x400000>; 61 alignment = <0 0x400000>; 64 size = <0 0x2000000>; 65 alignment = <0 0x2000000>; 70 ranges = <0x0 0xf 0xff000000 0x200000>; 74 ranges = <0x0 0xf 0xff200000 0x200000>; 78 ranges = <0x0 0x0 0xff600000 0x200000>; 83 reg = <0x53>; [all …]
|
D | p1020rdb-pd.dts | 45 reg = <0x0 0xffe05000 0x0 0x1000>; 48 ranges = <0x0 0x0 0x0 0xec000000 0x04000000 49 0x1 0x0 0x0 0xff800000 0x00040000 50 0x2 0x0 0x0 0xffa00000 0x00020000 51 0x3 0x0 0x0 0xffb00000 0x00020000>; 53 nor@0,0 { 57 reg = <0x0 0x0 0x4000000>; 61 partition@0 { 63 reg = <0x0 0x00020000>; 69 reg = <0x00020000 0x003e0000>; [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/memory-controllers/fsl/ ! |
D | fsl,ifc.yaml | 21 pattern: "^memory-controller@[0-9a-f]+$" 89 reg = <0x0 0xffe1e000 0 0x2000>; 94 ranges = <0x0 0x0 0x0 0xee000000 0x02000000>, 95 <0x1 0x0 0x0 0xffa00000 0x00010000>, 96 <0x3 0x0 0x0 0xffb00000 0x00020000>; 98 flash@0,0 { 102 reg = <0x0 0x0 0x2000000>; 106 partition@0 { 108 reg = <0x0 0x02000000>;
|
/linux-6.12.1/arch/m68k/include/asm/ ! |
D | bvme6000hw.h | 11 #define BVME_PIT_BASE 0xffa00000 47 #define BVME_RTC_BASE 0xff900000 86 #define BVME_I596_BASE 0xff100000 88 #define BVME_ETHIRQ_REG 0xff20000b 90 #define BVME_LOCAL_IRQ_STAT 0xff20000f 92 #define BVME_ETHERR 0x02 93 #define BVME_ABORT_STATUS 0x08 95 #define BVME_NCR53C710_BASE 0xff000000 97 #define BVME_SCC_A_ADDR 0xffb0000b 98 #define BVME_SCC_B_ADDR 0xffb00003 [all …]
|
/linux-6.12.1/Documentation/devicetree/bindings/spi/ ! |
D | cdns,qspi-nor.yaml | 161 #size-cells = <0>; 162 reg = <0xff705000 0x1000>, 163 <0xffa00000 0x1000>; 164 interrupts = <0 151 4>; 168 cdns,trigger-address = <0x00000000>; 169 resets = <&rst 0x1>, <&rst 0x2>; 172 flash@0 { 174 reg = <0x0>;
|
/linux-6.12.1/drivers/hid/ ! |
D | hid-plantronics.c | 18 #define PLT_HID_1_0_PAGE 0xffa00000 19 #define PLT_HID_2_0_PAGE 0xffa20000 21 #define PLT_BASIC_TELEPHONY 0x0003 22 #define PLT_BASIC_EXCEPTION 0x0005 24 #define PLT_VOL_UP 0x00b1 25 #define PLT_VOL_DOWN 0x00b2 32 #define PLT_DA60 0xda60 33 #define PLT_BT300_MIN 0x0413 34 #define PLT_BT300_MAX 0x0418 40 #define PLT_QUIRK_DOUBLE_VOLUME_KEYS BIT(0) [all …]
|
12