/linux-6.12.1/drivers/gpu/drm/amd/amdkfd/ |
D | kfd_device_queue_manager_v11.c | 69 qpd->sh_mem_bases = compute_sh_mem_bases_64bit(pdd); in update_qpd_v11() 71 pr_debug("sh_mem_bases 0x%X\n", qpd->sh_mem_bases); in update_qpd_v11()
|
D | kfd_device_queue_manager_v10.c | 69 qpd->sh_mem_bases = compute_sh_mem_bases_64bit(pdd); in update_qpd_v10() 71 pr_debug("sh_mem_bases 0x%X\n", qpd->sh_mem_bases); in update_qpd_v10()
|
D | kfd_device_queue_manager_v12.c | 69 qpd->sh_mem_bases = compute_sh_mem_bases_64bit(pdd); in update_qpd_v12() 71 pr_debug("sh_mem_bases 0x%X\n", qpd->sh_mem_bases); in update_qpd_v12()
|
D | kfd_device_queue_manager_v9.c | 82 qpd->sh_mem_bases = compute_sh_mem_bases_64bit(pdd); in update_qpd_v9() 84 pr_debug("sh_mem_bases 0x%X sh_mem_config 0x%X\n", qpd->sh_mem_bases, in update_qpd_v9()
|
D | kfd_pm4_headers.h | 75 uint32_t sh_mem_bases; member 125 uint32_t sh_mem_bases; member
|
D | kfd_device_queue_manager_vi.c | 132 qpd->sh_mem_bases = compute_sh_mem_bases_64bit(temp); in update_qpd_vi() 135 temp, qpd->sh_mem_bases); in update_qpd_vi()
|
D | kfd_device_queue_manager_cik.c | 126 qpd->sh_mem_bases = compute_sh_mem_bases_64bit(temp); in update_qpd_cik() 129 qpd->pqm->process->is_32bit_user_mode, temp, qpd->sh_mem_bases); in update_qpd_cik()
|
D | kfd_packet_manager_v9.c | 65 packet->sh_mem_bases = qpd->sh_mem_bases; in pm_map_process_v9() 128 packet->sh_mem_bases = qpd->sh_mem_bases; in pm_map_process_aldebaran()
|
D | kfd_pm4_headers_aldebaran.h | 54 uint32_t sh_mem_bases; member
|
D | kfd_packet_manager_vi.c | 63 packet->sh_mem_bases = qpd->sh_mem_bases; in pm_map_process_vi()
|
D | kfd_pm4_headers_vi.h | 172 uint32_t sh_mem_bases; member
|
D | kfd_pm4_headers_ai.h | 164 uint32_t sh_mem_bases; member
|
D | kfd_priv.h | 681 uint32_t sh_mem_bases; member
|
/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/ |
D | amdgpu_amdkfd_gfx_v9.h | 26 uint32_t sh_mem_bases, uint32_t inst);
|
D | amdgpu_amdkfd_gfx_v7.c | 81 uint32_t sh_mem_bases, uint32_t inst) in kgd_program_sh_mem_settings() argument 88 WREG32(mmSH_MEM_BASES, sh_mem_bases); in kgd_program_sh_mem_settings()
|
D | amdgpu_amdkfd_gfx_v8.c | 75 uint32_t sh_mem_bases, uint32_t inst) in kgd_program_sh_mem_settings() argument 82 WREG32(mmSH_MEM_BASES, sh_mem_bases); in kgd_program_sh_mem_settings()
|
D | amdgpu_amdkfd_gfx_v10_3.c | 84 uint32_t sh_mem_bases, uint32_t inst) in program_sh_mem_settings_v10_3() argument 89 WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases); in program_sh_mem_settings_v10_3()
|
D | amdgpu_amdkfd_gfx_v11.c | 82 uint32_t sh_mem_bases, uint32_t inst) in program_sh_mem_settings_v11() argument 87 WREG32(SOC15_REG_OFFSET(GC, 0, regSH_MEM_BASES), sh_mem_bases); in program_sh_mem_settings_v11()
|
D | amdgpu_amdkfd_gfx_v10.c | 84 uint32_t sh_mem_bases, uint32_t inst) in kgd_program_sh_mem_settings() argument 89 WREG32_SOC15(GC, 0, mmSH_MEM_BASES, sh_mem_bases); in kgd_program_sh_mem_settings()
|
D | amdgpu_amdkfd_gfx_v9.c | 90 uint32_t sh_mem_bases, uint32_t inst) in kgd_gfx_v9_program_sh_mem_settings() argument 95 WREG32_SOC15_RLC(GC, GET_INST(GC, inst), mmSH_MEM_BASES, sh_mem_bases); in kgd_gfx_v9_program_sh_mem_settings()
|
D | gfx_v7_0.c | 1817 uint32_t sh_mem_bases; in gfx_v7_0_init_compute_vmid() local 1825 sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16); in gfx_v7_0_init_compute_vmid() 1836 WREG32(mmSH_MEM_BASES, sh_mem_bases); in gfx_v7_0_init_compute_vmid()
|
D | gfx_v9_4_3.c | 1220 uint32_t sh_mem_bases; in gfx_v9_4_3_xcc_init_compute_vmid() local 1229 sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16); in gfx_v9_4_3_xcc_init_compute_vmid() 1240 WREG32_SOC15_RLC(GC, GET_INST(GC, xcc_id), regSH_MEM_BASES, sh_mem_bases); in gfx_v9_4_3_xcc_init_compute_vmid()
|
D | gfx_v12_0.c | 1628 uint32_t sh_mem_bases; in gfx_v12_0_init_compute_vmid() local 1637 sh_mem_bases = (LDS_APP_BASE << SH_MEM_BASES__SHARED_BASE__SHIFT) | in gfx_v12_0_init_compute_vmid() 1645 WREG32_SOC15(GC, 0, regSH_MEM_BASES, sh_mem_bases); in gfx_v12_0_init_compute_vmid()
|
D | gfx_v8_0.c | 3658 uint32_t sh_mem_bases; in gfx_v8_0_init_compute_vmid() local 3666 sh_mem_bases = DEFAULT_SH_MEM_BASES | (DEFAULT_SH_MEM_BASES << 16); in gfx_v8_0_init_compute_vmid() 3682 WREG32(mmSH_MEM_BASES, sh_mem_bases); in gfx_v8_0_init_compute_vmid()
|
/linux-6.12.1/drivers/gpu/drm/amd/include/ |
D | kgd_kfd_interface.h | 224 uint32_t sh_mem_ape1_limit, uint32_t sh_mem_bases,
|