Home
last modified time | relevance | path

Searched refs:sdmax_rlcx_rb_base (Results 1 – 21 of 21) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/
Damdgpu_amdkfd_arcturus.c177 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base); in kgd_arcturus_hqd_sdma_load()
Damdgpu_amdkfd_gc_9_4_3.c113 WREG32(sdma_rlc_reg_offset + regSDMA_RLC0_RB_BASE, m->sdmax_rlcx_rb_base); in kgd_gfx_v9_4_3_hqd_sdma_load()
Damdgpu_amdkfd_gfx_v8.c302 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base); in kgd_hqd_sdma_load()
Damdgpu_amdkfd_gfx_v10_3.c413 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base); in hqd_sdma_load_v10_3()
Damdgpu_amdkfd_gfx_v11.c398 WREG32(sdma_rlc_reg_offset + regSDMA0_QUEUE0_RB_BASE, m->sdmax_rlcx_rb_base); in hqd_sdma_load_v11()
Damdgpu_amdkfd_gfx_v10.c427 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base); in kgd_hqd_sdma_load()
Damdgpu_amdkfd_gfx_v9.c438 WREG32(sdma_rlc_reg_offset + mmSDMA0_RLC0_RB_BASE, m->sdmax_rlcx_rb_base); in kgd_hqd_sdma_load()
Dsdma_v7_0.c867 m->sdmax_rlcx_rb_base = lower_32_bits(prop->hqd_base_gpu_addr >> 8); in sdma_v7_0_mqd_init()
Dsdma_v6_0.c845 m->sdmax_rlcx_rb_base = lower_32_bits(prop->hqd_base_gpu_addr >> 8); in sdma_v6_0_mqd_init()
Dsdma_v5_2.c828 m->sdmax_rlcx_rb_base = lower_32_bits(prop->hqd_base_gpu_addr >> 8); in sdma_v5_2_mqd_init()
Dsdma_v5_0.c978 m->sdmax_rlcx_rb_base = lower_32_bits(prop->hqd_base_gpu_addr >> 8); in sdma_v5_0_mqd_init()
/linux-6.12.1/drivers/gpu/drm/amd/amdkfd/
Dkfd_mqd_manager_v12.c335 m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8); in update_mqd_sdma()
Dkfd_mqd_manager_v10.c374 m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8); in update_mqd_sdma()
Dkfd_mqd_manager_vi.c370 m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8); in update_mqd_sdma()
Dkfd_mqd_manager_v11.c434 m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8); in update_mqd_sdma()
Dkfd_mqd_manager_v9.c483 m->sdmax_rlcx_rb_base = lower_32_bits(q->queue_address >> 8); in update_mqd_sdma()
/linux-6.12.1/drivers/gpu/drm/amd/include/
Dvi_structs.h29 uint32_t sdmax_rlcx_rb_base; member
Dv9_structs.h29 uint32_t sdmax_rlcx_rb_base; member
Dv12_structs.h544 uint32_t sdmax_rlcx_rb_base; // offset: 1 (0x1) member
Dv11_structs.h544 uint32_t sdmax_rlcx_rb_base; // offset: 1 (0x1) member
Dv10_structs.h544 uint32_t sdmax_rlcx_rb_base; member