Home
last modified time | relevance | path

Searched refs:regCP_HQD_PQ_WPTR_HI (Results 1 – 14 of 14) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/
Damdgpu_amdkfd_gfx_v11.c198 reg <= SOC15_REG_OFFSET(GC, 0, regCP_HQD_PQ_WPTR_HI); reg++) in hqd_load_v11()
236 WREG32(SOC15_REG_OFFSET(GC, 0, regCP_HQD_PQ_WPTR_HI), in hqd_load_v11()
333 reg <= SOC15_REG_OFFSET(GC, 0, regCP_HQD_PQ_WPTR_HI); reg++) in hqd_dump_v11()
Damdgpu_amdkfd_gfx_v12.c125 reg <= SOC15_REG_OFFSET(GC, 0, regCP_HQD_PQ_WPTR_HI); reg++) in hqd_dump_v12()
Damdgpu_amdkfd_gc_9_4_3.c340 WREG32_SOC15_RLC(GC, GET_INST(GC, inst), regCP_HQD_PQ_WPTR_HI, in kgd_gfx_v9_4_3_hqd_load()
Dgfx_v9_4_3.c155 SOC15_REG_ENTRY_STR(GC, 0, regCP_HQD_PQ_WPTR_HI),
1962 WREG32_SOC15_RLC(GC, GET_INST(GC, xcc_id), regCP_HQD_PQ_WPTR_HI, in gfx_v9_4_3_xcc_kiq_init_register()
2020 WREG32_SOC15_RLC(GC, GET_INST(GC, xcc_id), regCP_HQD_PQ_WPTR_HI, in gfx_v9_4_3_xcc_kiq_init_register()
2073 WREG32_SOC15_RLC(GC, GET_INST(GC, xcc_id), regCP_HQD_PQ_WPTR_HI, 0); in gfx_v9_4_3_xcc_q_fini_register()
Dmes_v12_0.c1429 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_HI, 0); in mes_v12_0_kiq_dequeue_sched()
Dmes_v11_0.c1442 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_HI, 0); in mes_v11_0_kiq_dequeue()
Dgfx_v12_0.c169 SOC15_REG_ENTRY_STR(GC, 0, regCP_HQD_PQ_WPTR_HI),
3160 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_HI, in gfx_v12_0_kiq_init_register()
3210 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_HI, in gfx_v12_0_kiq_init_register()
Dgfx_v11_0.c209 SOC15_REG_ENTRY_STR(GC, 0, regCP_HQD_PQ_WPTR_HI),
4216 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_HI, in gfx_v11_0_kiq_init_register()
4266 WREG32_SOC15(GC, 0, regCP_HQD_PQ_WPTR_HI, in gfx_v11_0_kiq_init_register()
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/gc/
Dgc_9_4_2_offset.h807 #define regCP_HQD_PQ_WPTR_HI macro
Dgc_9_4_3_offset.h3396 #define regCP_HQD_PQ_WPTR_HI macro
Dgc_11_5_0_offset.h3687 #define regCP_HQD_PQ_WPTR_HI macro
Dgc_12_0_0_offset.h3954 #define regCP_HQD_PQ_WPTR_HI macro
Dgc_11_0_0_offset.h4714 #define regCP_HQD_PQ_WPTR_HI macro
Dgc_11_0_3_offset.h4938 #define regCP_HQD_PQ_WPTR_HI macro