/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn32/ |
D | dcn32_resource_helpers.c | 113 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_merge_pipes_for_subvp() 158 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_all_pipes_have_stream_and_plane() 175 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_subvp_in_use() 200 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_any_surfaces_rotated() 259 for (i = 0; i < dc->res_pool->pipe_count; i++) { in override_det_for_subvp() 274 for (i = 0; i < dc->res_pool->pipe_count; i++) { in override_det_for_subvp() 338 for (j = 0; j < dc->res_pool->pipe_count; j++) { in dcn32_determine_det_override() 349 for (k = 0; k < dc->res_pool->pipe_count; k++) { in dcn32_determine_det_override() 358 for (k = 0; k < dc->res_pool->pipe_count; k++) { in dcn32_determine_det_override() 369 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_determine_det_override() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/hwss/dcn351/ |
D | dcn351_hwseq.c | 45 for (i = dc->res_pool->pipe_count - 1; i >= 0; i--) { in dcn351_calc_blocks_to_gate() 65 for (i = dc->res_pool->pipe_count - 1; i >= 0; i--) { in dcn351_calc_blocks_to_ungate() 108 for (i = dc->res_pool->pipe_count - 1; i >= 0; i--) { in dcn351_hw_block_power_down() 170 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn351_hw_block_power_up()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/core/ |
D | dc_surface.c | 73 for (i = 0; i < plane_state->ctx->dc->res_pool->pipe_count; i++) { in dc_plane_get_pipe_mask() 139 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dc_plane_get_status() 154 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dc_plane_get_status()
|
D | dc.c | 1135 for (i = 0; i < dc->res_pool->pipe_count; i++) { in apply_ctx_interdependent_lock() 1189 for (i = 0; i < dc->res_pool->pipe_count; i++) { in disable_dangling_plane() 1301 for (i = 0; i < dc->res_pool->pipe_count; i++) { in disable_vbios_mode_if_required() 1373 full_pipe_count = dc->res_pool->pipe_count; in dc_create() 1465 int pipe_count = dc->res_pool->pipe_count; in enable_timing_multisync() local 1468 for (i = 0; i < pipe_count; i++) { in enable_timing_multisync() 1491 int pipe_count = dc->res_pool->pipe_count; in program_timing_sync() local 1494 for (i = 0; i < pipe_count; i++) { in program_timing_sync() 1503 for (i = 0; i < pipe_count; i++) { in program_timing_sync() 1517 for (j = i + 1; j < pipe_count; j++) { in program_timing_sync() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn20/ |
D | dcn20_resource.c | 1107 for (i = 0; i < pool->base.pipe_count; i++) { in dcn20_resource_destruct() 1384 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_add_dsc_to_stream_resource() 1634 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_set_mcif_arb_params() 1677 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_validate_dsc() 1747 for (j = dc->res_pool->pipe_count - 1; j >= 0; j--) { in dcn20_find_secondary_pipe() 1770 for (j = dc->res_pool->pipe_count - 1; j >= 0; j--) { in dcn20_find_secondary_pipe() 1792 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_merge_pipes_for_validate() 1821 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_merge_pipes_for_validate() 1864 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_validate_apply_pipe_split_flags() 1884 if (plane_count > dc->res_pool->pipe_count / 2) in dcn20_validate_apply_pipe_split_flags() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dce60/ |
D | dce60_resource.c | 801 for (i = 0; i < pool->base.pipe_count; i++) { in dce60_resource_destruct() 874 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce60_validate_bandwidth() 960 pool->base.pipe_count = res_cap.num_timing_generator; in dce60_construct() 1035 for (i = 0; i < pool->base.pipe_count; i++) { in dce60_construct() 1097 dc->caps.max_planes = pool->base.pipe_count; in dce60_construct() 1155 pool->base.pipe_count = res_cap_61.num_timing_generator; in dce61_construct() 1233 for (i = 0; i < pool->base.pipe_count; i++) { in dce61_construct() 1295 dc->caps.max_planes = pool->base.pipe_count; in dce61_construct() 1353 pool->base.pipe_count = res_cap_64.num_timing_generator; in dce64_construct() 1427 for (i = 0; i < pool->base.pipe_count; i++) { in dce64_construct() [all …]
|
D | dce60_hw_sequencer.c | 70 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce60_should_enable_fbc() 86 if (i == dc->res_pool->pipe_count) in dce60_should_enable_fbc() 395 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce60_apply_ctx_for_surface()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dce80/ |
D | dce80_resource.c | 807 for (i = 0; i < pool->base.pipe_count; i++) { in dce80_resource_destruct() 880 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dce80_validate_bandwidth() 966 pool->base.pipe_count = res_cap.num_timing_generator; in dce80_construct() 1048 for (i = 0; i < pool->base.pipe_count; i++) { in dce80_construct() 1110 dc->caps.max_planes = pool->base.pipe_count; in dce80_construct() 1168 pool->base.pipe_count = res_cap_81.num_timing_generator; in dce81_construct() 1248 for (i = 0; i < pool->base.pipe_count; i++) { in dce81_construct() 1310 dc->caps.max_planes = pool->base.pipe_count; in dce81_construct() 1368 pool->base.pipe_count = res_cap_83.num_timing_generator; in dce83_construct() 1445 for (i = 0; i < pool->base.pipe_count; i++) { in dce83_construct() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/hwss/dcn35/ |
D | dcn35_hwseq.c | 244 for (i = 0; i < res_pool->pipe_count; i++) in dcn35_init_hw() 263 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_init_hw() 708 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_init_pipes() 735 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_init_pipes() 763 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_init_pipes() 826 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_init_pipes() 1001 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_calc_blocks_to_gate() 1053 for (i = dc->res_pool->pipe_count - 1; i >= 0; i--) { in dcn35_calc_blocks_to_gate() 1076 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_calc_blocks_to_ungate() 1165 for (i = dc->res_pool->pipe_count - 1; i >= 0; i--) { in dcn35_calc_blocks_to_ungate() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/hwss/dcn32/ |
D | dcn32_hwseq.c | 231 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_calculate_cab_allocation() 351 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_commit_subvp_config() 382 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_subvp_pipe_control_lock() 403 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_subvp_pipe_control_lock() 603 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_update_force_pstate() 622 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_update_force_pstate() 668 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_update_mall_sel() 728 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_program_mall_pipe_config() 943 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_init_hw() 1239 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_resync_fifo_dccg_dio() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn30/ |
D | dcn30_resource.c | 1098 for (i = 0; i < pool->base.pipe_count; i++) { in dcn30_resource_destruct() 1179 for (i = 0; i < pool->base.pipe_count; i++) { in dcn30_resource_destruct() 1219 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn30_dwbc_create() local 1221 for (i = 0; i < pipe_count; i++) { in dcn30_dwbc_create() 1244 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn30_mmhubbub_create() local 1246 for (i = 0; i < pipe_count; i++) { in dcn30_mmhubbub_create() 1332 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn30_populate_dml_pipes_from_context() 1387 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn30_set_mcif_arb_params() 1511 loaded_ip->max_num_dpp = pool->base.pipe_count; in init_soc_bounding_box() 1597 for (i = dc->res_pool->pipe_count - 1; i >= 0; i--) { in dcn30_find_split_pipe() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dce110/ |
D | dce110_resource.c | 816 for (i = 0; i < pool->base.pipe_count; i++) { in dce110_resource_destruct() 979 dc->res_pool->pipe_count, in dce110_validate_bandwidth() 1270 pool->opps[pool->pipe_count] = &dce110_oppv->base; in underlay_create() 1271 pool->timing_generators[pool->pipe_count] = &dce110_tgv->base; in underlay_create() 1272 pool->mis[pool->pipe_count] = &dce110_miv->base; in underlay_create() 1273 pool->transforms[pool->pipe_count] = &dce110_xfmv->base; in underlay_create() 1274 pool->pipe_count++; in underlay_create() 1368 pool->base.pipe_count = pool->base.res_cap->num_timing_generator; in dce110_resource_construct() 1369 pool->base.underlay_pipe_index = pool->base.pipe_count; in dce110_resource_construct() 1444 for (i = 0; i < pool->base.pipe_count; i++) { in dce110_resource_construct() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn302/ |
D | dcn302_resource.c | 711 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn302_dwbc_create() local 713 for (i = 0; i < pipe_count; i++) { in dcn302_dwbc_create() 746 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn302_mmhubbub_create() local 748 for (i = 0; i < pipe_count; i++) { in dcn302_mmhubbub_create() 966 loaded_ip->max_num_otg = pool->pipe_count; in init_soc_bounding_box() 967 loaded_ip->max_num_dpp = pool->pipe_count; in init_soc_bounding_box() 1022 for (i = 0; i < pool->pipe_count; i++) { in dcn302_resource_destruct() 1097 for (i = 0; i < pool->pipe_count; i++) { in dcn302_resource_destruct() 1217 pool->pipe_count = pool->res_cap->num_timing_generator; in dcn302_resource_construct() 1370 for (i = 0; i < pool->pipe_count; i++) { in dcn302_resource_construct() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn303/ |
D | dcn303_resource.c | 673 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn303_dwbc_create() local 675 for (i = 0; i < pipe_count; i++) { in dcn303_dwbc_create() 708 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn303_mmhubbub_create() local 710 for (i = 0; i < pipe_count; i++) { in dcn303_mmhubbub_create() 912 loaded_ip->max_num_otg = pool->pipe_count; in init_soc_bounding_box() 913 loaded_ip->max_num_dpp = pool->pipe_count; in init_soc_bounding_box() 967 for (i = 0; i < pool->pipe_count; i++) { in dcn303_resource_destruct() 1042 for (i = 0; i < pool->pipe_count; i++) { in dcn303_resource_destruct() 1159 pool->pipe_count = pool->res_cap->num_timing_generator; in dcn303_resource_construct() 1303 for (i = 0; i < pool->pipe_count; i++) { in dcn303_resource_construct() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dcn10/ |
D | dcn10_hw_sequencer_debug.c | 134 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_hubp_states() 204 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_rq_states() 249 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_dlg_states() 303 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_ttu_states() 342 for (i = 0; i < pool->pipe_count; i++) { in dcn10_get_cm_states() 510 for (i = 0; i < pool->pipe_count; i++) { in dcn10_clear_hubp_underflow()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/pg/dcn35/ |
D | dcn35_pg_cntl.c | 411 for (i = 0; i < pg_cntl->ctx->dc->res_pool->pipe_count; i++) { in pg_cntl35_plane_otg_pg_control() 443 for (i = 0; i < pg_cntl->ctx->dc->res_pool->pipe_count; i++) { in pg_cntl35_plane_otg_pg_control() 486 for (i = 0; i < pg_cntl->ctx->dc->res_pool->pipe_count; i++) { in pg_cntl35_init_pg_status() 496 for (i = 0; i < pg_cntl->ctx->dc->res_pool->pipe_count; i++) { in pg_cntl35_init_pg_status()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/hwss/dcn20/ |
D | dcn20_hwseq.c | 87 for (i = 0; i < pool->pipe_count; i++) { in dcn20_log_color_state() 2023 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_program_front_end_for_ctx() 2035 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_program_front_end_for_ctx() 2050 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn20_program_front_end_for_ctx() 2057 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_program_front_end_for_ctx() 2081 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn20_program_front_end_for_ctx() 2089 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn20_program_front_end_for_ctx() 2112 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_program_front_end_for_ctx() 2125 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn20_program_front_end_for_ctx() 2214 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn20_post_unlock_program_front_end() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dml/dcn32/ |
D | dcn32_fpu.c | 342 for (i = 0, pipe_idx = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_helper_populate_phantom_dlg_params() 487 for (i = 0, pipe_idx = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_set_phantom_stream_timing() 564 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_get_num_free_pipes() 575 free_pipes = dc->res_pool->pipe_count - num_pipes; in dcn32_get_num_free_pipes() 609 for (i = 0, pipe_idx = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_assign_subvp_pipe() 681 unsigned int min_pipe_split = dc->res_pool->pipe_count + 1; // init as max number of pipes + 1 in dcn32_enough_pipes_for_subvp() 684 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn32_enough_pipes_for_subvp() 705 if (free_pipes >= min_pipe_split && free_pipes < dc->res_pool->pipe_count) in dcn32_enough_pipes_for_subvp() 734 for (i = 0; i < dc->res_pool->pipe_count; i++) { in subvp_subvp_schedulable() 816 for (i = 0; i < dc->res_pool->pipe_count; i++) { in subvp_drr_schedulable() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn301/ |
D | dcn301_resource.c | 1069 for (i = 0; i < pool->base.pipe_count; i++) { in dcn301_destruct() 1179 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn301_dwbc_create() local 1181 for (i = 0; i < pipe_count; i++) { in dcn301_dwbc_create() 1204 uint32_t pipe_count = pool->res_cap->num_dwb; in dcn301_mmhubbub_create() local 1206 for (i = 0; i < pipe_count; i++) { in dcn301_mmhubbub_create() 1304 loaded_ip->max_num_dpp = pool->base.pipe_count; in init_soc_bounding_box() 1432 pool->base.pipe_count = pool->base.res_cap->num_timing_generator; in dcn301_resource_construct() 1587 for (i = 0; i < pool->base.pipe_count; i++) { in dcn301_resource_construct() 1630 pool->base.pipe_count = j; in dcn301_resource_construct() 1704 dc->caps.max_planes = pool->base.pipe_count; in dcn301_resource_construct()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dml/dcn31/ |
D | dcn31_fpu.c | 537 for (i = 0, pipe_idx = 0; i < dc->res_pool->pipe_count; i++) { in dcn31_calculate_wm_and_dlg_fp() 572 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn31_calculate_wm_and_dlg_fp() 576 for (i = 0, pipe_idx = 0; i < dc->res_pool->pipe_count; i++) { in dcn31_calculate_wm_and_dlg_fp() 604 dcn3_1_ip.max_num_dpp = dc->res_pool->pipe_count; in dcn31_update_bw_bounding_box() 676 dcn3_15_ip.max_num_dpp = dc->res_pool->pipe_count; in dcn315_update_bw_bounding_box() 743 dcn3_16_ip.max_num_dpp = dc->res_pool->pipe_count; in dcn316_update_bw_bounding_box()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/hwss/dcn10/ |
D | dcn10_hwseq.c | 106 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn10_lock_all_pipes() 180 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hubp_states() 212 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hubp_states() 238 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hubp_states() 270 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_hubp_states() 300 for (i = 0; i < pool->pipe_count; i++) { in dcn10_log_color_state() 848 for (i = 0; i < dc->res_pool->pipe_count; i++) { in apply_DEGVIDCN10_253_wa() 892 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn10_bios_golden_init() 919 for (i = 0; i < dc->res_pool->pipe_count; i++) { in false_optc_underflow_wa() 1122 for (i = 0; i < dc->res_pool->pipe_count; i++) in dcn10_reset_back_end_for_pipe() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn10/ |
D | dcn10_resource.c | 931 for (i = 0; i < pool->base.pipe_count; i++) { in dcn10_resource_destruct() 1346 pool->base.pipe_count = pool->base.res_cap->num_timing_generator; in dcn10_resource_construct() 1349 pool->base.pipe_count = 3; in dcn10_resource_construct() 1564 for (i = 0; i < pool->base.pipe_count; i++) { in dcn10_resource_construct() 1633 pool->base.pipe_count = j; in dcn10_resource_construct() 1640 dc->dml.ip.max_num_dpp = pool->base.pipe_count; in dcn10_resource_construct() 1641 dc->dcn_ip->max_num_dpp = pool->base.pipe_count; in dcn10_resource_construct() 1662 dc->caps.max_planes = pool->base.pipe_count; in dcn10_resource_construct()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dml/dcn35/ |
D | dcn35_fpu.c | 241 dcn3_5_ip.max_num_dpp = dc->res_pool->pipe_count; in dcn35_update_bw_bounding_box_fpu() 449 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_populate_dml_pipes_from_context_fpu() 554 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_populate_dml_pipes_from_context_fpu() 582 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn35_decide_zstate_support()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dml/dcn351/ |
D | dcn351_fpu.c | 275 dcn3_51_ip.max_num_dpp = dc->res_pool->pipe_count; in dcn351_update_bw_bounding_box_fpu() 483 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn351_populate_dml_pipes_from_context_fpu() 588 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn351_populate_dml_pipes_from_context_fpu() 615 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn351_decide_zstate_support()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dml/dcn314/ |
D | dcn314_fpu.c | 196 dcn3_14_ip.max_num_dpp = dc->res_pool->pipe_count; in dcn314_update_bw_bounding_box_fpu() 321 for (i = 0, pipe_cnt = 0; i < dc->res_pool->pipe_count; i++) { in dcn314_populate_dml_pipes_from_context_fpu() 412 for (i = 0; i < dc->res_pool->pipe_count; i++) { in dcn314_populate_dml_pipes_from_context_fpu()
|