Home
last modified time | relevance | path

Searched refs:num_levels (Results 1 – 25 of 67) sorted by relevance

123

/linux-6.12.1/drivers/gpu/drm/amd/display/amdgpu_dm/
Damdgpu_dm_pp_smu.c122 clks->num_levels = 6; in get_default_clock_levels()
127 clks->num_levels = 6; in get_default_clock_levels()
132 clks->num_levels = 2; in get_default_clock_levels()
137 clks->num_levels = 0; in get_default_clock_levels()
224 dc_clks->num_levels = DM_PP_MAX_CLOCK_LEVELS; in pp_to_dc_clock_levels()
226 dc_clks->num_levels = pp_clks->count; in pp_to_dc_clock_levels()
231 for (i = 0; i < dc_clks->num_levels; i++) { in pp_to_dc_clock_levels()
244 if (pp_clks->num_levels > DM_PP_MAX_CLOCK_LEVELS) { in pp_to_dc_clock_levels_with_latency()
247 pp_clks->num_levels, in pp_to_dc_clock_levels_with_latency()
250 clk_level_info->num_levels = DM_PP_MAX_CLOCK_LEVELS; in pp_to_dc_clock_levels_with_latency()
[all …]
/linux-6.12.1/drivers/video/backlight/
Dled_bl.c127 int num_levels; in led_bl_parse_levels() local
134 num_levels = of_property_count_u32_elems(node, "brightness-levels"); in led_bl_parse_levels()
135 if (num_levels > 1) { in led_bl_parse_levels()
140 levels = devm_kzalloc(dev, sizeof(u32) * num_levels, in led_bl_parse_levels()
147 num_levels); in led_bl_parse_levels()
156 for (i = 0 ; i < num_levels; i++) { in led_bl_parse_levels()
161 priv->max_brightness = num_levels - 1; in led_bl_parse_levels()
163 } else if (num_levels >= 0) in led_bl_parse_levels()
Dmp3309c.c205 int num_levels; in mp3309c_parse_fwnode() local
238 num_levels = ANALOG_I2C_NUM_LEVELS; in mp3309c_parse_fwnode()
251 num_levels = device_property_count_u32(dev, "brightness-levels"); in mp3309c_parse_fwnode()
252 if (num_levels < 2) in mp3309c_parse_fwnode()
256 num_levels = MP3309C_PWM_DEFAULT_NUM_LEVELS; in mp3309c_parse_fwnode()
261 pdata->levels = devm_kcalloc(dev, num_levels, sizeof(*pdata->levels), GFP_KERNEL); in mp3309c_parse_fwnode()
266 pdata->levels, num_levels); in mp3309c_parse_fwnode()
270 for (i = 0; i < num_levels; i++) in mp3309c_parse_fwnode()
274 pdata->max_brightness = num_levels - 1; in mp3309c_parse_fwnode()
Dpwm_bl.c222 unsigned int num_levels; in pwm_backlight_parse_dt() local
251 num_levels = length / sizeof(u32); in pwm_backlight_parse_dt()
254 if (num_levels > 0) { in pwm_backlight_parse_dt()
255 data->levels = devm_kcalloc(dev, num_levels, in pwm_backlight_parse_dt()
262 num_levels); in pwm_backlight_parse_dt()
287 unsigned int num_input_levels = num_levels; in pwm_backlight_parse_dt()
303 num_levels = (num_input_levels - 1) * num_steps + 1; in pwm_backlight_parse_dt()
305 num_levels); in pwm_backlight_parse_dt()
311 table = devm_kcalloc(dev, num_levels, sizeof(*table), in pwm_backlight_parse_dt()
344 data->max_brightness = num_levels - 1; in pwm_backlight_parse_dt()
/linux-6.12.1/drivers/firmware/arm_scmi/
Dvoltage.c99 u32 num_levels; in scmi_init_voltage_levels() local
101 num_levels = num_returned + num_remaining; in scmi_init_voltage_levels()
106 if (!num_levels || in scmi_init_voltage_levels()
110 num_levels, num_returned, num_remaining, v->id); in scmi_init_voltage_levels()
114 v->levels_uv = devm_kcalloc(dev, num_levels, sizeof(u32), GFP_KERNEL); in scmi_init_voltage_levels()
118 v->num_levels = num_levels; in scmi_init_voltage_levels()
153 if (!p->v->num_levels) { in iter_volt_levels_update_state()
158 st->max_resources = p->v->num_levels; in iter_volt_levels_update_state()
196 iter = ph->hops->iter_response_init(ph, &ops, v->num_levels, in scmi_voltage_levels_get()
205 v->num_levels = 0; in scmi_voltage_levels_get()
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn30/
Ddcn30_clk_mgr.c80 …ck(struct clk_mgr_internal *clk_mgr, uint32_t clk, unsigned int *entry_0, unsigned int *num_levels) in dcn3_init_single_clock() argument
88 *num_levels = 2; in dcn3_init_single_clock()
92 *num_levels = ret & 0xFF; in dcn3_init_single_clock()
95 for (i = 0; i < *num_levels; i++) { in dcn3_init_single_clock()
111 unsigned int num_levels; in dcn3_init_clocks() local
134 &num_levels); in dcn3_init_clocks()
140 &num_levels); in dcn3_init_clocks()
145 &num_levels); in dcn3_init_clocks()
151 &num_levels); in dcn3_init_clocks()
156 &num_levels); in dcn3_init_clocks()
[all …]
/linux-6.12.1/fs/verity/
Denable.c78 const int num_levels = params->num_levels; in build_merkle_tree() local
97 for (level = -1; level < num_levels; level++) { in build_merkle_tree()
104 buffers[num_levels].data = root_hash; in build_merkle_tree()
105 buffers[num_levels].is_root_hash = true; in build_merkle_tree()
132 for (level = 0; level < num_levels; level++) { in build_merkle_tree()
158 for (level = 0; level < num_levels; level++) { in build_merkle_tree()
172 if (WARN_ON_ONCE(buffers[num_levels].filled != params->digest_size)) { in build_merkle_tree()
178 for (level = -1; level < num_levels; level++) in build_merkle_tree()
Dopen.c111 if (params->num_levels >= FS_VERITY_MAX_LEVELS) { in fsverity_init_merkle_tree_params()
118 blocks_in_level[params->num_levels++] = blocks; in fsverity_init_merkle_tree_params()
123 for (level = (int)params->num_levels - 1; level >= 0; level--) { in fsverity_init_merkle_tree_params()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dce112/
Ddce112_resource.c1091 clks.clocks_in_khz[clks.num_levels-1], 1000); in bw_calcs_data_update_from_pplib()
1093 clks.clocks_in_khz[clks.num_levels/8], 1000); in bw_calcs_data_update_from_pplib()
1095 clks.clocks_in_khz[clks.num_levels*2/8], 1000); in bw_calcs_data_update_from_pplib()
1097 clks.clocks_in_khz[clks.num_levels*3/8], 1000); in bw_calcs_data_update_from_pplib()
1099 clks.clocks_in_khz[clks.num_levels*4/8], 1000); in bw_calcs_data_update_from_pplib()
1101 clks.clocks_in_khz[clks.num_levels*5/8], 1000); in bw_calcs_data_update_from_pplib()
1103 clks.clocks_in_khz[clks.num_levels*6/8], 1000); in bw_calcs_data_update_from_pplib()
1116 clks.clocks_in_khz[clks.num_levels>>1] * memory_type_multiplier, in bw_calcs_data_update_from_pplib()
1119 clks.clocks_in_khz[clks.num_levels-1] * memory_type_multiplier, in bw_calcs_data_update_from_pplib()
1127 eng_clks.data[eng_clks.num_levels-1].clocks_in_khz, 1000); in bw_calcs_data_update_from_pplib()
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dce120/
Ddce120_resource.c929 &eng_clks) || eng_clks.num_levels == 0) { in bw_calcs_data_update_from_pplib()
931 eng_clks.num_levels = 8; in bw_calcs_data_update_from_pplib()
934 for (i = 0; i < eng_clks.num_levels; i++) { in bw_calcs_data_update_from_pplib()
942 eng_clks.data[eng_clks.num_levels-1].clocks_in_khz, 1000); in bw_calcs_data_update_from_pplib()
944 eng_clks.data[eng_clks.num_levels/8].clocks_in_khz, 1000); in bw_calcs_data_update_from_pplib()
946 eng_clks.data[eng_clks.num_levels*2/8].clocks_in_khz, 1000); in bw_calcs_data_update_from_pplib()
948 eng_clks.data[eng_clks.num_levels*3/8].clocks_in_khz, 1000); in bw_calcs_data_update_from_pplib()
950 eng_clks.data[eng_clks.num_levels*4/8].clocks_in_khz, 1000); in bw_calcs_data_update_from_pplib()
952 eng_clks.data[eng_clks.num_levels*5/8].clocks_in_khz, 1000); in bw_calcs_data_update_from_pplib()
954 eng_clks.data[eng_clks.num_levels*6/8].clocks_in_khz, 1000); in bw_calcs_data_update_from_pplib()
[all …]
/linux-6.12.1/drivers/gpu/drm/radeon/
Dsumo_dpm.c345 u32 highest_engine_clock = ps->levels[ps->num_levels - 1].sclk; in sumo_program_bsp()
352 for (i = 0; i < ps->num_levels - 1; i++) in sumo_program_bsp()
406 for (i = 0; i < ps->num_levels; i++) { in sumo_program_at()
407 asi = (i == ps->num_levels - 1) ? pi->pasi : pi->asi; in sumo_program_at()
421 a_t = CG_R(m_a * r[ps->num_levels - 1] / 100) | in sumo_program_at()
422 CG_L(m_a * l[ps->num_levels - 1] / 100); in sumo_program_at()
668 pi->boost_pl = new_ps->levels[new_ps->num_levels - 1]; in sumo_patch_boost_state()
741 dpm_ctrl4 |= (1 << (new_ps->num_levels - 1)); in sumo_program_wl()
757 u32 n_current_state_levels = (old_ps == NULL) ? 1 : old_ps->num_levels; in sumo_program_power_levels_0_to_n()
759 for (i = 0; i < new_ps->num_levels; i++) { in sumo_program_power_levels_0_to_n()
[all …]
Dtrinity_dpm.c798 u32 n_current_state_levels = (old_ps == NULL) ? 1 : old_ps->num_levels; in trinity_program_power_levels_0_to_n()
800 for (i = 0; i < new_ps->num_levels; i++) { in trinity_program_power_levels_0_to_n()
805 for (i = new_ps->num_levels; i < n_current_state_levels; i++) in trinity_program_power_levels_0_to_n()
921 if (new_ps->levels[new_ps->num_levels - 1].sclk >= in trinity_set_uvd_clock_before_set_eng_clock()
922 current_ps->levels[current_ps->num_levels - 1].sclk) in trinity_set_uvd_clock_before_set_eng_clock()
935 if (new_ps->levels[new_ps->num_levels - 1].sclk < in trinity_set_uvd_clock_after_set_eng_clock()
936 current_ps->levels[current_ps->num_levels - 1].sclk) in trinity_set_uvd_clock_after_set_eng_clock()
1161 if (ps->num_levels <= 1) in trinity_dpm_force_performance_level()
1168 ret = trinity_dpm_n_levels_disabled(rdev, ps->num_levels - 1); in trinity_dpm_force_performance_level()
1172 for (i = 0; i < ps->num_levels; i++) { in trinity_dpm_force_performance_level()
[all …]
Dr100_track.h44 unsigned num_levels; member
/linux-6.12.1/arch/arm64/kernel/
Dcacheinfo.c63 detect_cache_level(&this_cpu_ci->num_levels, &this_cpu_ci->num_leaves); in early_cache_level()
94 this_cpu_ci->num_levels = level; in init_cache_level()
106 for (idx = 0, level = 1; level <= this_cpu_ci->num_levels && in populate_cache_leaves()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn32/
Ddcn32_clk_mgr.c133 unsigned int *num_levels) in dcn32_init_single_clock() argument
142 *num_levels = 2; in dcn32_init_single_clock()
146 *num_levels = ret & 0xFF; in dcn32_init_single_clock()
149 for (i = 0; i < *num_levels; i++) { in dcn32_init_single_clock()
165 unsigned int num_levels; in dcn32_init_clocks() local
215 num_levels = num_entries_per_clk->num_dispclk_levels; in dcn32_init_clocks()
225 num_levels = num_entries_per_clk->num_dppclk_levels; in dcn32_init_clocks()
237 for (i = 0; i < num_levels; i++) in dcn32_init_clocks()
243 for (i = 0; i < num_levels; i++) in dcn32_init_clocks()
248 for (i = 0; i < num_levels; i++) in dcn32_init_clocks()
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/
Ddm_services_types.h98 uint32_t num_levels; member
108 uint32_t num_levels; member
118 uint32_t num_levels; member
/linux-6.12.1/drivers/gpu/drm/i915/display/
Dintel_wm.c151 for (level = 0; level < dev_priv->display.wm.num_levels; level++) { in intel_print_wm_latency()
191 for (level = 0; level < dev_priv->display.wm.num_levels; level++) { in wm_latency_show()
309 if (ret != dev_priv->display.wm.num_levels) in wm_latency_write()
314 for (level = 0; level < dev_priv->display.wm.num_levels; level++) in wm_latency_write()
Di9xx_wm.c832 dev_priv->display.wm.num_levels = G4X_WM_LEVEL_HPLL + 1; in g4x_setup_wm_latency()
939 for (; level < dev_priv->display.wm.num_levels; level++) { in g4x_raw_plane_wm_set()
958 for (; level < dev_priv->display.wm.num_levels; level++) { in g4x_raw_fbc_wm_set()
988 for (level = 0; level < dev_priv->display.wm.num_levels; level++) { in g4x_raw_plane_wm_compute()
1058 if (level >= dev_priv->display.wm.num_levels) in g4x_raw_crtc_wm_is_valid()
1394 dev_priv->display.wm.num_levels = VLV_WM_LEVEL_PM2 + 1; in vlv_setup_wm_latency()
1400 dev_priv->display.wm.num_levels = VLV_WM_LEVEL_DDR_DVFS + 1; in vlv_setup_wm_latency()
1536 for (; level < dev_priv->display.wm.num_levels; level++) { in vlv_invalidate_wms()
1565 for (; level < dev_priv->display.wm.num_levels; level++) { in vlv_raw_plane_wm_set()
1589 for (level = 0; level < dev_priv->display.wm.num_levels; level++) { in vlv_raw_plane_wm_compute()
[all …]
Dskl_watermark.c373 for (level = i915->display.wm.num_levels - 1; in skl_crtc_can_enable_sagv()
769 for (level = 0; level < i915->display.wm.num_levels; level++) { in skl_cursor_allocation()
1545 for (level = i915->display.wm.num_levels - 1; level >= 0; level--) { in skl_crtc_allocate_plane_ddb()
1621 for (level++; level < i915->display.wm.num_levels; level++) { in skl_crtc_allocate_plane_ddb()
2010 for (level = 0; level < i915->display.wm.num_levels; level++) { in skl_compute_wm_levels()
2262 for (level = i915->display.wm.num_levels - 1; level >= 0; level--) { in skl_max_wm_level_for_vblank()
2300 crtc_state->wm_level_disabled = level < i915->display.wm.num_levels - 1; in skl_wm_check_vblank()
2302 for (level++; level < i915->display.wm.num_levels; level++) { in skl_wm_check_vblank()
2383 for (level = 0; level < i915->display.wm.num_levels; level++) { in skl_plane_wm_equals()
2740 for (level = 0; level < i915->display.wm.num_levels; level++) { in skl_plane_selected_wm_equals()
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/include/
Ddm_pp_interface.h174 uint32_t num_levels; member
184 uint32_t num_levels; member
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dce110/
Ddce110_resource.c1295 clks.clocks_in_khz[clks.num_levels-1], 1000); in bw_calcs_data_update_from_pplib()
1297 clks.clocks_in_khz[clks.num_levels/8], 1000); in bw_calcs_data_update_from_pplib()
1299 clks.clocks_in_khz[clks.num_levels*2/8], 1000); in bw_calcs_data_update_from_pplib()
1301 clks.clocks_in_khz[clks.num_levels*3/8], 1000); in bw_calcs_data_update_from_pplib()
1303 clks.clocks_in_khz[clks.num_levels*4/8], 1000); in bw_calcs_data_update_from_pplib()
1305 clks.clocks_in_khz[clks.num_levels*5/8], 1000); in bw_calcs_data_update_from_pplib()
1307 clks.clocks_in_khz[clks.num_levels*6/8], 1000); in bw_calcs_data_update_from_pplib()
1318 clks.clocks_in_khz[clks.num_levels-1], 1000); in bw_calcs_data_update_from_pplib()
1320 clks.clocks_in_khz[clks.num_levels>>1], 1000); in bw_calcs_data_update_from_pplib()
1333 clks.clocks_in_khz[clks.num_levels>>1] * MEMORY_TYPE_MULTIPLIER_CZ, in bw_calcs_data_update_from_pplib()
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/clk_mgr/dce110/
Ddce110_clk_mgr.c76 if (dc->sclk_lvls.num_levels == 0) in determine_sclk_from_bounding_box()
79 for (i = 0; i < dc->sclk_lvls.num_levels; i++) { in determine_sclk_from_bounding_box()
89 return dc->sclk_lvls.clocks_in_khz[dc->sclk_lvls.num_levels - 1]; in determine_sclk_from_bounding_box()
/linux-6.12.1/arch/s390/kernel/
Dcache.c142 this_cpu_ci->num_levels = level; in init_cache_level()
156 for (idx = 0, level = 0; level < this_cpu_ci->num_levels && in populate_cache_leaves()
/linux-6.12.1/drivers/gpu/drm/amd/pm/powerplay/hwmgr/
Dsmu10_hwmgr.c1207 clocks->num_levels = 0; in smu10_get_clock_by_type_with_latency()
1210 clocks->data[clocks->num_levels].clocks_in_khz = in smu10_get_clock_by_type_with_latency()
1212 clocks->data[clocks->num_levels].latency_in_us = latency_required ? in smu10_get_clock_by_type_with_latency()
1216 clocks->num_levels++; in smu10_get_clock_by_type_with_latency()
1261 clocks->num_levels = 0; in smu10_get_clock_by_type_with_voltage()
1264 clocks->data[clocks->num_levels].clocks_in_khz = pclk_vol_table->entries[i].clk * 10; in smu10_get_clock_by_type_with_voltage()
1265 clocks->data[clocks->num_levels].voltage_in_mv = pclk_vol_table->entries[i].vol; in smu10_get_clock_by_type_with_voltage()
1266 clocks->num_levels++; in smu10_get_clock_by_type_with_voltage()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/clk_mgr/dcn401/
Ddcn401_clk_mgr.c146 unsigned int *num_levels) in dcn401_init_single_clock() argument
155 *num_levels = 2; in dcn401_init_single_clock()
159 *num_levels = ret & 0xFF; in dcn401_init_single_clock()
162 for (i = 0; i < *num_levels && i < ARRAY_SIZE(clk_mgr->base.bw_params->clk_table.entries); i++) { in dcn401_init_single_clock()
1513 unsigned int num_levels; in dcn401_get_memclk_states_from_smu() local
1542 num_levels = num_entries_per_clk->num_memclk_levels; in dcn401_get_memclk_states_from_smu()
1544 num_levels = num_entries_per_clk->num_fclk_levels; in dcn401_get_memclk_states_from_smu()
1547 clk_mgr_base->bw_params->clk_table.num_entries = num_levels ? num_levels : 1; in dcn401_get_memclk_states_from_smu()
1549 if (clk_mgr->dpm_present && !num_levels) in dcn401_get_memclk_states_from_smu()

123