Home
last modified time | relevance | path

Searched refs:mmUVD_VCPU_CNTL (Results 1 – 19 of 19) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_4_0_d.h94 #define mmUVD_VCPU_CNTL 0x3D98 macro
Duvd_4_2_d.h66 #define mmUVD_VCPU_CNTL 0x3d98 macro
Duvd_3_1_d.h68 #define mmUVD_VCPU_CNTL 0x3d98 macro
Duvd_5_0_d.h72 #define mmUVD_VCPU_CNTL 0x3d98 macro
Duvd_6_0_d.h88 #define mmUVD_VCPU_CNTL 0x3d98 macro
Duvd_7_0_offset.h190 #define mmUVD_VCPU_CNTL macro
/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/
Dvcn_v3_0.c1013 VCN, inst_idx, mmUVD_VCPU_CNTL), tmp, 0, indirect); in vcn_v3_0_start_dpg_mode()
1073 VCN, inst_idx, mmUVD_VCPU_CNTL), tmp, 0, indirect); in vcn_v3_0_start_dpg_mode()
1082 VCN, inst_idx, mmUVD_VCPU_CNTL), tmp, 0, indirect); in vcn_v3_0_start_dpg_mode()
1169 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), in vcn_v3_0_start()
1230 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), 0, in vcn_v3_0_start()
1247 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), in vcn_v3_0_start()
1251 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), 0, in vcn_v3_0_start()
1611 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), in vcn_v3_0_stop()
1616 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), 0, in vcn_v3_0_stop()
Dvcn_v2_5.c893 VCN, 0, mmUVD_VCPU_CNTL), tmp, 0, indirect); in vcn_v2_5_start_dpg_mode()
955 VCN, 0, mmUVD_VCPU_CNTL), tmp, 0, indirect); in vcn_v2_5_start_dpg_mode()
1047 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), in vcn_v2_5_start()
1110 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), 0, in vcn_v2_5_start()
1130 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), in vcn_v2_5_start()
1134 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), 0, in vcn_v2_5_start()
1471 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), in vcn_v2_5_stop()
1476 WREG32_P(SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CNTL), 0, in vcn_v2_5_stop()
Duvd_v3_1.c341 WREG32(mmUVD_VCPU_CNTL, 1 << 9); in uvd_v3_1_start()
492 WREG32_P(mmUVD_VCPU_CNTL, 0, ~(1 << 9)); in uvd_v3_1_stop()
Duvd_v4_2.c304 WREG32(mmUVD_VCPU_CNTL, 1 << 9); in uvd_v4_2_start()
455 WREG32_P(mmUVD_VCPU_CNTL, 0, ~(1 << 9)); in uvd_v4_2_stop()
Duvd_v5_0.c380 WREG32(mmUVD_VCPU_CNTL, 1 << 9); in uvd_v5_0_start()
475 WREG32(mmUVD_VCPU_CNTL, 0x0); in uvd_v5_0_stop()
Duvd_v7_0.c904 MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CNTL), in uvd_v7_0_sriov_start()
1035 WREG32_SOC15(UVD, k, mmUVD_VCPU_CNTL, in uvd_v7_0_start()
1162 WREG32_SOC15(UVD, i, mmUVD_VCPU_CNTL, 0x0); in uvd_v7_0_stop()
Dvcn_v1_0.c895 WREG32_SOC15(UVD, 0, mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK); in vcn_v1_0_start_spg_mode()
1028 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_VCPU_CNTL, tmp, 0xFFFFFFFF, 0); in vcn_v1_0_start_dpg_mode()
1183 WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL), 0, in vcn_v1_0_stop_spg_mode()
Dvcn_v2_0.c864 UVD, 0, mmUVD_VCPU_CNTL), tmp, 0, indirect); in vcn_v2_0_start_dpg_mode()
998 WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL), in vcn_v2_0_start()
1214 WREG32_P(SOC15_REG_OFFSET(UVD, 0, mmUVD_VCPU_CNTL), 0, in vcn_v2_0_stop()
Duvd_v6_0.c794 WREG32(mmUVD_VCPU_CNTL, UVD_VCPU_CNTL__CLK_EN_MASK); in uvd_v6_0_start()
906 WREG32(mmUVD_VCPU_CNTL, 0x0); in uvd_v6_0_stop()
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h376 #define mmUVD_VCPU_CNTL macro
Dvcn_2_5_offset.h729 #define mmUVD_VCPU_CNTL macro
Dvcn_2_0_0_offset.h658 #define mmUVD_VCPU_CNTL macro
Dvcn_3_0_0_offset.h1105 #define mmUVD_VCPU_CNTL macro