Home
last modified time | relevance | path

Searched refs:mmUVD_VCPU_CACHE_SIZE1 (Results 1 – 19 of 19) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/uvd/
Duvd_4_0_d.h92 #define mmUVD_VCPU_CACHE_SIZE1 0x3D39 macro
Duvd_4_2_d.h63 #define mmUVD_VCPU_CACHE_SIZE1 0x3d85 macro
Duvd_3_1_d.h65 #define mmUVD_VCPU_CACHE_SIZE1 0x3d85 macro
Duvd_5_0_d.h69 #define mmUVD_VCPU_CACHE_SIZE1 0x3d85 macro
Duvd_6_0_d.h85 #define mmUVD_VCPU_CACHE_SIZE1 0x3d85 macro
Duvd_7_0_offset.h184 #define mmUVD_VCPU_CACHE_SIZE1 macro
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/vcn/
Dvcn_1_0_offset.h370 #define mmUVD_VCPU_CACHE_SIZE1 macro
Dvcn_2_5_offset.h691 #define mmUVD_VCPU_CACHE_SIZE1 macro
Dvcn_2_0_0_offset.h620 #define mmUVD_VCPU_CACHE_SIZE1 macro
Dvcn_3_0_0_offset.h1067 #define mmUVD_VCPU_CACHE_SIZE1 macro
/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/
Duvd_v3_1.c254 WREG32(mmUVD_VCPU_CACHE_SIZE1, size); in uvd_v3_1_mc_resume()
Duvd_v4_2.c588 WREG32(mmUVD_VCPU_CACHE_SIZE1, size); in uvd_v4_2_mc_resume()
Dvcn_v2_0.c409 WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_STACK_SIZE); in vcn_v2_0_mc_resume()
495 UVD, 0, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_VCN_STACK_SIZE, 0, indirect); in vcn_v2_0_mc_resume_dpg_mode()
1973 SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE1), in vcn_v2_0_start_sriov()
Duvd_v5_0.c300 WREG32(mmUVD_VCPU_CACHE_SIZE1, size); in uvd_v5_0_mc_resume()
Dvcn_v2_5.c496 WREG32_SOC15(VCN, i, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_STACK_SIZE); in vcn_v2_5_mc_resume()
581 VCN, 0, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_VCN_STACK_SIZE, 0, indirect); in vcn_v2_5_mc_resume_dpg_mode()
1334 SOC15_REG_OFFSET(VCN, i, mmUVD_VCPU_CACHE_SIZE1), in vcn_v2_5_sriov_start()
Dvcn_v3_0.c523 WREG32_SOC15(VCN, inst, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_STACK_SIZE); in vcn_v3_0_mc_resume()
607 VCN, inst_idx, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_VCN_STACK_SIZE, 0, indirect); in vcn_v3_0_mc_resume_dpg_mode()
1419 mmUVD_VCPU_CACHE_SIZE1), in vcn_v3_0_start_sriov()
Duvd_v7_0.c710 WREG32_SOC15(UVD, i, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_UVD_HEAP_SIZE); in uvd_v7_0_mc_resume()
853 …MMSCH_V1_0_INSERT_DIRECT_WT(SOC15_REG_OFFSET(UVD, i, mmUVD_VCPU_CACHE_SIZE1), AMDGPU_UVD_HEAP_SIZE… in uvd_v7_0_sriov_start()
Dvcn_v1_0.c377 WREG32_SOC15(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_STACK_SIZE); in vcn_v1_0_mc_resume_spg_mode()
448 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_VCPU_CACHE_SIZE1, AMDGPU_VCN_STACK_SIZE, in vcn_v1_0_mc_resume_dpg_mode()
Duvd_v6_0.c624 WREG32(mmUVD_VCPU_CACHE_SIZE1, size); in uvd_v6_0_mc_resume()