Searched refs:mmUVD_MPC_SET_MUXA0 (Results 1 – 19 of 19) sorted by relevance
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/uvd/ |
D | uvd_4_0_d.h | 56 #define mmUVD_MPC_SET_MUXA0 0x3D79 macro
|
D | uvd_4_2_d.h | 54 #define mmUVD_MPC_SET_MUXA0 0x3d79 macro
|
D | uvd_3_1_d.h | 56 #define mmUVD_MPC_SET_MUXA0 0x3d79 macro
|
D | uvd_5_0_d.h | 60 #define mmUVD_MPC_SET_MUXA0 0x3d79 macro
|
D | uvd_6_0_d.h | 76 #define mmUVD_MPC_SET_MUXA0 0x3d79 macro
|
D | uvd_7_0_offset.h | 166 #define mmUVD_MPC_SET_MUXA0 … macro
|
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/vcn/ |
D | vcn_1_0_offset.h | 346 #define mmUVD_MPC_SET_MUXA0 … macro
|
D | vcn_2_5_offset.h | 761 #define mmUVD_MPC_SET_MUXA0 … macro
|
D | vcn_2_0_0_offset.h | 596 #define mmUVD_MPC_SET_MUXA0 … macro
|
D | vcn_3_0_0_offset.h | 1141 #define mmUVD_MPC_SET_MUXA0 … macro
|
/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/ |
D | uvd_v3_1.c | 361 WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040); in uvd_v3_1_start()
|
D | uvd_v4_2.c | 322 WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040); in uvd_v4_2_start()
|
D | uvd_v5_0.c | 368 WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040); in uvd_v5_0_start()
|
D | vcn_v1_0.c | 871 WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, in vcn_v1_0_start_spg_mode() 1054 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_MPC_SET_MUXA0, in vcn_v1_0_start_dpg_mode()
|
D | vcn_v2_0.c | 887 UVD, 0, mmUVD_MPC_SET_MUXA0), in vcn_v2_0_start_dpg_mode() 1020 WREG32_SOC15(UVD, 0, mmUVD_MPC_SET_MUXA0, in vcn_v2_0_start()
|
D | vcn_v2_5.c | 916 VCN, 0, mmUVD_MPC_SET_MUXA0), in vcn_v2_5_start_dpg_mode() 1070 WREG32_SOC15(VCN, i, mmUVD_MPC_SET_MUXA0, in vcn_v2_5_start()
|
D | vcn_v3_0.c | 1036 VCN, inst_idx, mmUVD_MPC_SET_MUXA0), in vcn_v3_0_start_dpg_mode() 1200 WREG32_SOC15(VCN, i, mmUVD_MPC_SET_MUXA0, in vcn_v3_0_start()
|
D | uvd_v6_0.c | 782 WREG32(mmUVD_MPC_SET_MUXA0, 0x40c2040); in uvd_v6_0_start()
|
D | uvd_v7_0.c | 1022 WREG32_SOC15(UVD, k, mmUVD_MPC_SET_MUXA0, 0x40c2040); in uvd_v7_0_start()
|