Home
last modified time | relevance | path

Searched refs:mmUVD_CGC_GATE (Results 1 – 20 of 20) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/uvd/ !
Duvd_4_0_d.h35 #define mmUVD_CGC_GATE 0x3D2A macro
Duvd_4_2_d.h42 #define mmUVD_CGC_GATE 0x3d2a macro
Duvd_3_1_d.h42 #define mmUVD_CGC_GATE 0x3d2a macro
Duvd_5_0_d.h48 #define mmUVD_CGC_GATE 0x3d2a macro
Duvd_6_0_d.h64 #define mmUVD_CGC_GATE 0x3d2a macro
Duvd_7_0_offset.h144 #define mmUVD_CGC_GATE macro
/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/ !
Duvd_v5_0.c639 data3 = RREG32(mmUVD_CGC_GATE); in uvd_v5_0_enable_clock_gating()
677 WREG32(mmUVD_CGC_GATE, data3); in uvd_v5_0_enable_clock_gating()
732 data = RREG32(mmUVD_CGC_GATE);
763 WREG32(mmUVD_CGC_GATE, data);
Duvd_v6_0.c645 data = RREG32(mmUVD_CGC_GATE);
713 WREG32(mmUVD_CGC_GATE, data);
1287 data3 = RREG32(mmUVD_CGC_GATE); in uvd_v6_0_enable_clock_gating()
1334 WREG32(mmUVD_CGC_GATE, data3); in uvd_v6_0_enable_clock_gating()
1390 data = RREG32(mmUVD_CGC_GATE);
1423 WREG32(mmUVD_CGC_GATE, data);
Dvcn_v2_5.c638 data = RREG32_SOC15(VCN, i, mmUVD_CGC_GATE); in vcn_v2_5_disable_clock_gating()
660 WREG32_SOC15(VCN, i, mmUVD_CGC_GATE, data); in vcn_v2_5_disable_clock_gating()
662 SOC15_WAIT_ON_RREG(VCN, i, mmUVD_CGC_GATE, 0, 0xFFFFFFFF); in vcn_v2_5_disable_clock_gating()
767 VCN, 0, mmUVD_CGC_GATE), 0, sram_sel, indirect); in vcn_v2_5_clock_gating_dpg_mode()
Dvcn_v3_0.c757 data = RREG32_SOC15(VCN, inst, mmUVD_CGC_GATE); in vcn_v3_0_disable_clock_gating()
779 WREG32_SOC15(VCN, inst, mmUVD_CGC_GATE, data); in vcn_v3_0_disable_clock_gating()
781 SOC15_WAIT_ON_RREG(VCN, inst, mmUVD_CGC_GATE, 0, 0xFFFFFFFF); in vcn_v3_0_disable_clock_gating()
908 VCN, inst_idx, mmUVD_CGC_GATE), 0, sram_sel, indirect); in vcn_v3_0_clock_gating_dpg_mode()
Duvd_v7_0.c1665 WREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE, 0);
1674 data = RREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE);
1707 WREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE, data);
Duvd_v3_1.c334 WREG32(mmUVD_CGC_GATE, 0); in uvd_v3_1_start()
Duvd_v4_2.c297 WREG32(mmUVD_CGC_GATE, 0); in uvd_v4_2_start()
Dvcn_v1_0.c523 data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE); in vcn_v1_0_disable_clock_gating()
544 WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data); in vcn_v1_0_disable_clock_gating()
728 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_CGC_GATE, 0, 0xFFFFFFFF, sram_sel); in vcn_v1_0_clock_gating_dpg_mode()
Dvcn_v2_0.c551 data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE); in vcn_v2_0_disable_clock_gating()
572 WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data); in vcn_v2_0_disable_clock_gating()
676 UVD, 0, mmUVD_CGC_GATE), 0, sram_sel, indirect); in vcn_v2_0_clock_gating_dpg_mode()
Dsi.c112 mmUVD_CGC_GATE, 0x00000008, 0x00000000,
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/vcn/ !
Dvcn_1_0_offset.h304 #define mmUVD_CGC_GATE macro
Dvcn_2_5_offset.h497 #define mmUVD_CGC_GATE macro
Dvcn_2_0_0_offset.h504 #define mmUVD_CGC_GATE macro
Dvcn_3_0_0_offset.h813 #define mmUVD_CGC_GATE macro