/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/uvd/ ! |
D | uvd_4_0_d.h | 35 #define mmUVD_CGC_GATE 0x3D2A macro
|
D | uvd_4_2_d.h | 42 #define mmUVD_CGC_GATE 0x3d2a macro
|
D | uvd_3_1_d.h | 42 #define mmUVD_CGC_GATE 0x3d2a macro
|
D | uvd_5_0_d.h | 48 #define mmUVD_CGC_GATE 0x3d2a macro
|
D | uvd_6_0_d.h | 64 #define mmUVD_CGC_GATE 0x3d2a macro
|
D | uvd_7_0_offset.h | 144 #define mmUVD_CGC_GATE … macro
|
/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/ ! |
D | uvd_v5_0.c | 639 data3 = RREG32(mmUVD_CGC_GATE); in uvd_v5_0_enable_clock_gating() 677 WREG32(mmUVD_CGC_GATE, data3); in uvd_v5_0_enable_clock_gating() 732 data = RREG32(mmUVD_CGC_GATE); 763 WREG32(mmUVD_CGC_GATE, data);
|
D | uvd_v6_0.c | 645 data = RREG32(mmUVD_CGC_GATE); 713 WREG32(mmUVD_CGC_GATE, data); 1287 data3 = RREG32(mmUVD_CGC_GATE); in uvd_v6_0_enable_clock_gating() 1334 WREG32(mmUVD_CGC_GATE, data3); in uvd_v6_0_enable_clock_gating() 1390 data = RREG32(mmUVD_CGC_GATE); 1423 WREG32(mmUVD_CGC_GATE, data);
|
D | vcn_v2_5.c | 638 data = RREG32_SOC15(VCN, i, mmUVD_CGC_GATE); in vcn_v2_5_disable_clock_gating() 660 WREG32_SOC15(VCN, i, mmUVD_CGC_GATE, data); in vcn_v2_5_disable_clock_gating() 662 SOC15_WAIT_ON_RREG(VCN, i, mmUVD_CGC_GATE, 0, 0xFFFFFFFF); in vcn_v2_5_disable_clock_gating() 767 VCN, 0, mmUVD_CGC_GATE), 0, sram_sel, indirect); in vcn_v2_5_clock_gating_dpg_mode()
|
D | vcn_v3_0.c | 757 data = RREG32_SOC15(VCN, inst, mmUVD_CGC_GATE); in vcn_v3_0_disable_clock_gating() 779 WREG32_SOC15(VCN, inst, mmUVD_CGC_GATE, data); in vcn_v3_0_disable_clock_gating() 781 SOC15_WAIT_ON_RREG(VCN, inst, mmUVD_CGC_GATE, 0, 0xFFFFFFFF); in vcn_v3_0_disable_clock_gating() 908 VCN, inst_idx, mmUVD_CGC_GATE), 0, sram_sel, indirect); in vcn_v3_0_clock_gating_dpg_mode()
|
D | uvd_v7_0.c | 1665 WREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE, 0); 1674 data = RREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE); 1707 WREG32_SOC15(UVD, ring->me, mmUVD_CGC_GATE, data);
|
D | uvd_v3_1.c | 334 WREG32(mmUVD_CGC_GATE, 0); in uvd_v3_1_start()
|
D | uvd_v4_2.c | 297 WREG32(mmUVD_CGC_GATE, 0); in uvd_v4_2_start()
|
D | vcn_v1_0.c | 523 data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE); in vcn_v1_0_disable_clock_gating() 544 WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data); in vcn_v1_0_disable_clock_gating() 728 WREG32_SOC15_DPG_MODE_1_0(UVD, 0, mmUVD_CGC_GATE, 0, 0xFFFFFFFF, sram_sel); in vcn_v1_0_clock_gating_dpg_mode()
|
D | vcn_v2_0.c | 551 data = RREG32_SOC15(VCN, 0, mmUVD_CGC_GATE); in vcn_v2_0_disable_clock_gating() 572 WREG32_SOC15(VCN, 0, mmUVD_CGC_GATE, data); in vcn_v2_0_disable_clock_gating() 676 UVD, 0, mmUVD_CGC_GATE), 0, sram_sel, indirect); in vcn_v2_0_clock_gating_dpg_mode()
|
D | si.c | 112 mmUVD_CGC_GATE, 0x00000008, 0x00000000,
|
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/vcn/ ! |
D | vcn_1_0_offset.h | 304 #define mmUVD_CGC_GATE … macro
|
D | vcn_2_5_offset.h | 497 #define mmUVD_CGC_GATE … macro
|
D | vcn_2_0_0_offset.h | 504 #define mmUVD_CGC_GATE … macro
|
D | vcn_3_0_0_offset.h | 813 #define mmUVD_CGC_GATE … macro
|