Home
last modified time | relevance | path

Searched refs:dwbc_mask (Results 1 – 10 of 10) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dwb/dcn30/
Ddcn30_dwb_cm.c44 dwbc30->dwbc_shift->field_name, dwbc30->dwbc_mask->field_name
53 reg->masks.field_region_start_base = dwbc30->dwbc_mask->DWB_OGAM_RAMA_EXP_REGION_START_BASE_B; in dwb3_get_reg_field_ogam()
55 reg->masks.field_offset = dwbc30->dwbc_mask->DWB_OGAM_RAMA_OFFSET_B; in dwb3_get_reg_field_ogam()
58 reg->masks.exp_region0_lut_offset = dwbc30->dwbc_mask->DWB_OGAM_RAMA_EXP_REGION0_LUT_OFFSET; in dwb3_get_reg_field_ogam()
60 reg->masks.exp_region0_num_segments = dwbc30->dwbc_mask->DWB_OGAM_RAMA_EXP_REGION0_NUM_SEGMENTS; in dwb3_get_reg_field_ogam()
62 reg->masks.exp_region1_lut_offset = dwbc30->dwbc_mask->DWB_OGAM_RAMA_EXP_REGION1_LUT_OFFSET; in dwb3_get_reg_field_ogam()
64 reg->masks.exp_region1_num_segments = dwbc30->dwbc_mask->DWB_OGAM_RAMA_EXP_REGION1_NUM_SEGMENTS; in dwb3_get_reg_field_ogam()
67 reg->masks.field_region_end = dwbc30->dwbc_mask->DWB_OGAM_RAMA_EXP_REGION_END_B; in dwb3_get_reg_field_ogam()
69 reg->masks.field_region_end_slope = dwbc30->dwbc_mask->DWB_OGAM_RAMA_EXP_REGION_END_SLOPE_B; in dwb3_get_reg_field_ogam()
71 reg->masks.field_region_end_base = dwbc30->dwbc_mask->DWB_OGAM_RAMA_EXP_REGION_END_BASE_B; in dwb3_get_reg_field_ogam()
[all …]
Ddcn30_dwb.c41 dwbc30->dwbc_shift->field_name, dwbc30->dwbc_mask->field_name
261 const struct dcn30_dwbc_mask *dwbc_mask, in dcn30_dwbc_construct() argument
271 dwbc30->dwbc_mask = dwbc_mask; in dcn30_dwbc_construct()
Ddcn30_dwb.h874 const struct dcn30_dwbc_mask *dwbc_mask; member
881 const struct dcn30_dwbc_mask *dwbc_mask,
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dcn10/
Ddcn10_dwb.c40 dwbc10->dwbc_shift->field_name, dwbc10->dwbc_mask->field_name
118 const struct dcn10_dwbc_mask *dwbc_mask, in dcn10_dwbc_construct() argument
128 dwbc10->dwbc_mask = dwbc_mask; in dcn10_dwbc_construct()
Ddcn10_dwb.h257 const struct dcn10_dwbc_mask *dwbc_mask; member
264 const struct dcn10_dwbc_mask *dwbc_mask,
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dwb/dcn35/
Ddcn35_dwb.c36 ((const struct dcn35_dwbc_mask *)(dwbc30->dwbc_mask)) \
46 const struct dcn35_dwbc_mask *dwbc_mask, in dcn35_dwbc_construct() argument
51 (const struct dcn30_dwbc_mask *)dwbc_mask, inst); in dcn35_dwbc_construct()
Ddcn35_dwb.h56 const struct dcn35_dwbc_mask *dwbc_mask,
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dcn20/
Ddcn20_dwb.c43 dwbc20->dwbc_shift->field_name, dwbc20->dwbc_mask->field_name
303 if (dwbc20->dwbc_mask->WBSCL_COEF_RAM_SEL) { in dwb2_set_scaler()
307 wbscl_mode, dwbc20->dwbc_mask->WBSCL_COEF_RAM_SEL_CURRENT, in dwb2_set_scaler()
331 const struct dcn20_dwbc_mask *dwbc_mask, in dcn20_dwbc_construct() argument
341 dwbc20->dwbc_mask = dwbc_mask; in dcn20_dwbc_construct()
Ddcn20_dwb.h392 const struct dcn20_dwbc_mask *dwbc_mask; member
399 const struct dcn20_dwbc_mask *dwbc_mask,
Ddcn20_dwb_scl.c44 dwbc20->dwbc_shift->field_name, dwbc20->dwbc_mask->field_name