Home
last modified time | relevance | path

Searched refs:dpu_hw_blk (Results 1 – 13 of 13) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/msm/disp/dpu1/
Ddpu_rm.h28 struct dpu_hw_blk *pingpong_blks[PINGPONG_MAX - PINGPONG_0];
29 struct dpu_hw_blk *mixer_blks[LM_MAX - LM_0];
30 struct dpu_hw_blk *ctl_blks[CTL_MAX - CTL_0];
33 struct dpu_hw_blk *dspp_blks[DSPP_MAX - DSPP_0];
34 struct dpu_hw_blk *merge_3d_blks[MERGE_3D_MAX - MERGE_3D_0];
35 struct dpu_hw_blk *dsc_blks[DSC_MAX - DSC_0];
37 struct dpu_hw_blk *cdm_blk;
90 enum dpu_hw_blk_type type, struct dpu_hw_blk **blks, int blks_size);
Ddpu_hw_merge3d.h27 struct dpu_hw_blk base;
43 static inline struct dpu_hw_merge_3d *to_dpu_hw_merge_3d(struct dpu_hw_blk *hw) in to_dpu_hw_merge_3d()
Ddpu_hw_dspp.h60 struct dpu_hw_blk base;
76 static inline struct dpu_hw_dspp *to_dpu_hw_dspp(struct dpu_hw_blk *hw) in to_dpu_hw_dspp()
Ddpu_hw_dsc.h54 struct dpu_hw_blk base;
93 static inline struct dpu_hw_dsc *to_dpu_hw_dsc(struct dpu_hw_blk *hw) in to_dpu_hw_dsc()
Ddpu_hw_cdm.h114 struct dpu_hw_blk base;
137 static inline struct dpu_hw_cdm *to_dpu_hw_cdm(struct dpu_hw_blk *hw) in to_dpu_hw_cdm()
Ddpu_hw_lm.h70 struct dpu_hw_blk base;
91 static inline struct dpu_hw_mixer *to_dpu_hw_mixer(struct dpu_hw_blk *hw) in to_dpu_hw_mixer()
Ddpu_hw_pingpong.h99 struct dpu_hw_blk base;
116 static inline struct dpu_hw_pingpong *to_dpu_hw_pingpong(struct dpu_hw_blk *hw) in to_dpu_hw_pingpong()
Ddpu_hw_ctl.h266 struct dpu_hw_blk base;
292 static inline struct dpu_hw_ctl *to_dpu_hw_ctl(struct dpu_hw_blk *hw) in to_dpu_hw_ctl()
Ddpu_hw_top.h150 struct dpu_hw_blk base;
Ddpu_hw_sspp.h305 struct dpu_hw_blk base;
Ddpu_rm.c699 enum dpu_hw_blk_type type, struct dpu_hw_blk **blks, int blks_size) in dpu_rm_get_assigned_resources()
701 struct dpu_hw_blk **hw_blks; in dpu_rm_get_assigned_resources()
763 struct dpu_hw_blk *blk, in dpu_rm_print_state_helper()
Ddpu_encoder.c633 struct dpu_hw_blk *hw_ctl[MAX_CHANNELS_PER_ENC]; in dpu_encoder_assign_crtc_resources()
634 struct dpu_hw_blk *hw_lm[MAX_CHANNELS_PER_ENC]; in dpu_encoder_assign_crtc_resources()
635 struct dpu_hw_blk *hw_dspp[MAX_CHANNELS_PER_ENC]; in dpu_encoder_assign_crtc_resources()
1134 struct dpu_hw_blk *hw_pp[MAX_CHANNELS_PER_ENC]; in dpu_encoder_virt_atomic_mode_set()
1135 struct dpu_hw_blk *hw_ctl[MAX_CHANNELS_PER_ENC]; in dpu_encoder_virt_atomic_mode_set()
1136 struct dpu_hw_blk *hw_dsc[MAX_CHANNELS_PER_ENC]; in dpu_encoder_virt_atomic_mode_set()
1183 struct dpu_hw_blk *hw_cdm = NULL; in dpu_encoder_virt_atomic_mode_set()
2027 struct dpu_hw_blk *hw_lm[2]; in dpu_encoder_helper_reset_mixers()
Ddpu_hw_util.h43 struct dpu_hw_blk { struct