Home
last modified time | relevance | path

Searched refs:dcn_dccg (Results 1 – 11 of 11) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn20/
Ddcn20_dccg.c33 container_of(dccg, struct dcn_dccg, base)
49 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg2_update_dpp_dto()
81 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg2_get_dccg_ref_freq()
102 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg2_set_fifo_errdet_ovr_en()
111 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg2_otg_add_pixel()
123 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg2_otg_drop_pixel()
151 struct dcn_dccg *dccg_dcn = kzalloc(sizeof(*dccg_dcn), GFP_ATOMIC); in dccg2_create()
172 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(*dccg); in dcn_dccg_destroy()
Ddcn20_dccg.h431 struct dcn_dccg { struct
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn31/
Ddcn31_dccg.c32 container_of(dccg, struct dcn_dccg, base)
48 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg31_update_dpp_dto()
84 struct dcn_dccg *dccg_dcn, in get_phy_mux_symclk()
99 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg31_enable_dpstreamclk()
131 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg31_disable_dpstreamclk()
178 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg31_enable_symclk32_se()
230 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg31_disable_symclk32_se()
281 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg31_enable_symclk32_le()
307 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg31_disable_symclk32_le()
332 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg31_set_symclk32_le_root_clock_gating()
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn35/
Ddcn35_dccg.c31 container_of(dccg, struct dcn_dccg, base)
138 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg35_set_dsc_clk_rcg()
167 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg35_set_symclk32_se_rcg()
206 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg35_set_symclk32_le_rcg()
233 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg35_set_physymclk_rcg()
270 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg35_set_symclk_fe_rcg()
318 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg35_set_symclk_be_rcg()
364 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg35_set_dtbclk_p_rcg()
392 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg35_set_dppclk_rcg()
421 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg35_set_dpstreamclk_rcg()
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn32/
Ddcn32_dccg.c31 container_of(dccg, struct dcn_dccg, base)
48 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg32_trigger_dio_fifo_resync()
64 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg32_get_pixel_rate_div()
106 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg32_set_pixel_rate_div()
153 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg32_set_dtbclk_p_src()
208 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg32_set_dtbclk_dto()
281 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg32_set_dpstreamclk()
315 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg32_otg_add_pixel()
324 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg32_otg_drop_pixel()
358 struct dcn_dccg *dccg_dcn = kzalloc(sizeof(*dccg_dcn), GFP_KERNEL); in dccg32_create()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn401/
Ddcn401_dccg.c41 container_of(dccg, struct dcn_dccg, base)
58 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dcn401_set_dppclk_enable()
79 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg401_update_dpp_dto()
111 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg401_wait_for_dentist_change_done()
125 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg401_get_pixel_rate_div()
163 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg401_set_pixel_rate_div()
217 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg401_set_dtbclk_p_src()
273 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg401_set_physymclk()
366 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg401_otg_add_pixel()
375 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg401_otg_drop_pixel()
[all …]
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn314/
Ddcn314_dccg.c34 container_of(dccg, struct dcn_dccg, base)
51 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg314_trigger_dio_fifo_resync()
64 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg314_get_pixel_rate_div()
106 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg314_set_pixel_rate_div()
153 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg314_set_dtbclk_p_src()
209 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg314_set_dtbclk_dto()
255 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg314_set_dpstreamclk()
334 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg314_dpp_root_clock_control()
389 struct dcn_dccg *dccg_dcn = kzalloc(sizeof(*dccg_dcn), GFP_KERNEL); in dccg314_create()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn30/
Ddcn30_dccg.c31 container_of(dccg, struct dcn_dccg, base)
61 struct dcn_dccg *dccg_dcn = kzalloc(sizeof(*dccg_dcn), GFP_KERNEL); in dccg3_create()
86 struct dcn_dccg *dccg_dcn = kzalloc(sizeof(*dccg_dcn), GFP_KERNEL); in dccg30_create()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn21/
Ddcn21_dccg.c32 container_of(dccg, struct dcn_dccg, base)
48 struct dcn_dccg *dccg_dcn = TO_DCN_DCCG(dccg); in dccg21_update_dpp_dto()
115 struct dcn_dccg *dccg_dcn = kzalloc(sizeof(*dccg_dcn), GFP_KERNEL); in dccg21_create()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn301/
Ddcn301_dccg.c31 container_of(dccg, struct dcn_dccg, base)
60 struct dcn_dccg *dccg_dcn = kzalloc(sizeof(*dccg_dcn), GFP_KERNEL); in dccg301_create()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn201/
Ddcn201_dccg.c32 container_of(dccg, struct dcn_dccg, base)
68 struct dcn_dccg *dccg_dcn = kzalloc(sizeof(*dccg_dcn), GFP_KERNEL); in dccg201_create()