Home
last modified time | relevance | path

Searched refs:VM_L2_CNTL2 (Results 1 – 22 of 22) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/
Dgfxhub_v1_0.c191 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v1_0_init_cache_regs()
192 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gfxhub_v1_0_init_cache_regs()
Dmmhub_v1_8.c244 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, in mmhub_v1_8_init_cache_regs()
246 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_8_init_cache_regs()
Dgfxhub_v1_2.c240 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gfxhub_v1_2_xcc_init_cache_regs()
241 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gfxhub_v1_2_xcc_init_cache_regs()
Dmmhub_v1_0.c177 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v1_0_init_cache_regs()
178 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_0_init_cache_regs()
Dgfxhub_v2_1.c590 adev->gmc.VM_L2_CNTL2 = RREG32_SOC15(GC, 0, mmGCVM_L2_CNTL2); in gfxhub_v2_1_save_regs()
625 WREG32_SOC15(GC, 0, mmGCVM_L2_CNTL2, adev->gmc.VM_L2_CNTL2); in gfxhub_v2_1_restore_regs()
Damdgpu_gmc.h327 u64 VM_L2_CNTL2; member
Dgmc_v7_0.c630 tmp = REG_SET_FIELD(0, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v7_0_gart_enable()
631 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v7_0_gart_enable()
Dmmhub_v1_7.c195 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in mmhub_v1_7_init_cache_regs()
196 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in mmhub_v1_7_init_cache_regs()
Dgmc_v8_0.c846 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS, 1); in gmc_v8_0_gart_enable()
847 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL2, INVALIDATE_L2_CACHE, 1); in gmc_v8_0_gart_enable()
Dsid.h379 #define VM_L2_CNTL2 0x501 macro
/linux-6.12.1/drivers/gpu/drm/radeon/
Drv770.c910 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_enable()
956 WREG32(VM_L2_CNTL2, 0); in rv770_pcie_gart_disable()
987 WREG32(VM_L2_CNTL2, 0); in rv770_agp_enable()
Drv770d.h647 #define VM_L2_CNTL2 0x1404 macro
Dni.c1274 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cayman_pcie_gart_enable()
1353 WREG32(VM_L2_CNTL2, 0); in cayman_pcie_gart_disable()
Dnid.h117 #define VM_L2_CNTL2 0x1404 macro
Dsid.h378 #define VM_L2_CNTL2 0x1404 macro
Dcikd.h496 #define VM_L2_CNTL2 0x1404 macro
Devergreen.c2416 WREG32(VM_L2_CNTL2, 0); in evergreen_pcie_gart_enable()
2469 WREG32(VM_L2_CNTL2, 0); in evergreen_pcie_gart_disable()
2499 WREG32(VM_L2_CNTL2, 0); in evergreen_agp_enable()
Devergreend.h1155 #define VM_L2_CNTL2 0x1404 macro
Dr600d.h592 #define VM_L2_CNTL2 0x1404 macro
Dr600.c1145 WREG32(VM_L2_CNTL2, 0); in r600_pcie_gart_enable()
1237 WREG32(VM_L2_CNTL2, 0); in r600_agp_enable()
Dsi.c4291 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in si_pcie_gart_enable()
4377 WREG32(VM_L2_CNTL2, 0); in si_pcie_gart_disable()
Dcik.c5445 WREG32(VM_L2_CNTL2, INVALIDATE_ALL_L1_TLBS | INVALIDATE_L2_CACHE); in cik_pcie_gart_enable()
5562 WREG32(VM_L2_CNTL2, 0); in cik_pcie_gart_disable()