Home
last modified time | relevance | path

Searched refs:SPRCTL (Results 1 – 7 of 7) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/i915/gvt/
Ddisplay.c197 vgpu_vreg_t(vgpu, SPRCTL(pipe)) &= ~SPRITE_ENABLE; in emulate_monitor_status_change()
511 vgpu_vreg_t(vgpu, SPRCTL(pipe)) &= ~SPRITE_ENABLE; in emulate_monitor_status_change()
Dfb_decoder.c430 val = vgpu_vreg_t(vgpu, SPRCTL(pipe)); in intel_vgpu_decode_sprite_plane()
Dcmd_parser.c1322 info->ctrl_reg = SPRCTL(info->pipe); in gen8_decode_mi_display_flip()
Dhandlers.c1047 if (vgpu_vreg_t(vgpu, SPRCTL(pipe)) & PLANE_CTL_ASYNC_FLIP) in spr_surf_mmio_write()
/linux-6.12.1/drivers/gpu/drm/i915/display/
Dintel_sprite.c869 intel_de_write_fw(display, SPRCTL(pipe), sprctl); in ivb_sprite_update_arm()
884 intel_de_write_fw(display, SPRCTL(pipe), 0); in ivb_sprite_disable_arm()
906 ret = intel_de_read(display, SPRCTL(plane->pipe)) & SPRITE_ENABLE; in ivb_sprite_get_hw_state()
Dintel_sprite_regs.h118 #define SPRCTL(pipe) _MMIO_PIPE(pipe, _SPRA_CTL, _SPRB_CTL) macro
/linux-6.12.1/drivers/gpu/drm/i915/
Dintel_gvt_mmio_table.c195 MMIO_D(SPRCTL(PIPE_A)); in iterate_generic_mmio()
208 MMIO_D(SPRCTL(PIPE_B)); in iterate_generic_mmio()
221 MMIO_D(SPRCTL(PIPE_C)); in iterate_generic_mmio()