Home
last modified time | relevance | path

Searched refs:RING_PSMI_CTL (Results 1 – 10 of 10) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/i915/gt/
Dintel_ring_submission.c731 RING_PSMI_CTL(signaller->mmio_base)); in mi_set_context()
784 last_reg = RING_PSMI_CTL(signaller->mmio_base); in mi_set_context()
1018 intel_uncore_write_fw(uncore, RING_PSMI_CTL(GEN6_BSD_RING_BASE), in gen6_bsd_submit_request()
1026 RING_PSMI_CTL(GEN6_BSD_RING_BASE), in gen6_bsd_submit_request()
1039 intel_uncore_write_fw(uncore, RING_PSMI_CTL(GEN6_BSD_RING_BASE), in gen6_bsd_submit_request()
Dintel_engine_regs.h47 #define RING_PSMI_CTL(base) _MMIO((base) + 0x50) macro
Dintel_workarounds.c2297 RING_PSMI_CTL(RENDER_RING_BASE), in rcs_engine_wa_init()
/linux-6.12.1/drivers/gpu/drm/xe/
Dxe_wa.c298 XE_RTP_ACTIONS(SET(RING_PSMI_CTL(RENDER_RING_BASE),
307 XE_RTP_ACTIONS(SET(RING_PSMI_CTL(RENDER_RING_BASE),
316 XE_RTP_ACTIONS(SET(RING_PSMI_CTL(RENDER_RING_BASE),
Dxe_hw_engine.c443 XE_RTP_ACTIONS(CLR(RING_PSMI_CTL(0), in hw_engine_setup_default_state()
/linux-6.12.1/drivers/gpu/drm/xe/regs/
Dxe_engine_regs.h60 #define RING_PSMI_CTL(base) XE_REG((base) + 0x50, XE_REG_OPTION_MASKED) macro
/linux-6.12.1/drivers/gpu/drm/i915/
Dintel_clock_gating.c444 intel_uncore_write(&i915->uncore, RING_PSMI_CTL(RENDER_RING_BASE), in bdw_init_clock_gating()
581 intel_uncore_write(&i915->uncore, RING_PSMI_CTL(RENDER_RING_BASE), in chv_init_clock_gating()
Dintel_gvt_mmio_table.c1120 MMIO_RING_D(RING_PSMI_CTL); in iterate_bxt_mmio()
Di915_gpu_error.c1241 ee->rc_psmi = ENGINE_READ(engine, RING_PSMI_CTL); in engine_record_registers()
/linux-6.12.1/drivers/gpu/drm/i915/gt/uc/
Dintel_guc_capture.c50 { RING_PSMI_CTL(0), 0, 0, "RC PSMI" }, \