Searched refs:RING_IMR (Results 1 – 12 of 12) sorted by relevance
/linux-6.12.1/drivers/gpu/drm/i915/gt/ |
D | gen6_engine_cs.c | 427 ENGINE_WRITE(engine, RING_IMR, in gen6_irq_enable() 431 ENGINE_POSTING_READ(engine, RING_IMR); in gen6_irq_enable() 438 ENGINE_WRITE(engine, RING_IMR, ~engine->irq_keep_mask); in gen6_irq_disable() 444 ENGINE_WRITE(engine, RING_IMR, ~engine->irq_enable_mask); in hsw_irq_enable_vecs() 447 ENGINE_POSTING_READ(engine, RING_IMR); in hsw_irq_enable_vecs() 454 ENGINE_WRITE(engine, RING_IMR, ~0); in hsw_irq_disable_vecs()
|
D | gen2_engine_cs.c | 299 ENGINE_POSTING_READ16(engine, RING_IMR); in gen2_irq_enable()
|
D | intel_engine_regs.h | 80 #define RING_IMR(base) _MMIO((base) + 0xa8) macro
|
D | intel_execlists_submission.c | 3261 ENGINE_WRITE(engine, RING_IMR, in gen8_logical_ring_enable_irq() 3263 ENGINE_POSTING_READ(engine, RING_IMR); in gen8_logical_ring_enable_irq() 3268 ENGINE_WRITE(engine, RING_IMR, ~engine->irq_keep_mask); in gen8_logical_ring_disable_irq()
|
D | intel_engine_cs.c | 2109 ENGINE_READ(engine, RING_IMR)); in intel_engine_print_registers()
|
/linux-6.12.1/drivers/gpu/drm/xe/regs/ |
D | xe_engine_regs.h | 83 #define RING_IMR(base) XE_REG((base) + 0xa8) macro
|
/linux-6.12.1/drivers/gpu/drm/xe/ |
D | xe_guc_ads.c | 585 { .reg = RING_IMR(hwe->mmio_base), }, in guc_mmio_regset_write()
|
D | xe_hw_engine.c | 954 snapshot->reg.ring_imr = xe_hw_engine_mmio_read32(hwe, RING_IMR(0)); in xe_hw_engine_snapshot_capture()
|
D | xe_lrc.c | 610 regs[CTX_INT_MASK_ENABLE_REG] = RING_IMR(0).addr; in set_memory_based_intr()
|
/linux-6.12.1/drivers/gpu/drm/i915/gt/uc/ |
D | intel_guc_ads.c | 393 ret |= GUC_MMIO_REG_ADD(gt, regset, RING_IMR(base), false); in guc_mmio_regset_init()
|
/linux-6.12.1/drivers/gpu/drm/i915/ |
D | intel_gvt_mmio_table.c | 59 MMIO_RING_D(RING_IMR); in iterate_generic_mmio()
|
/linux-6.12.1/drivers/gpu/drm/i915/gvt/ |
D | handlers.c | 2188 MMIO_RING_DFH(RING_IMR, D_ALL, 0, NULL, in init_generic_mmio_info()
|