/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dce/ |
D | dce_clock_source.h | 60 SRII(PHASE, DP_DTO, 0),\ 61 SRII(PHASE, DP_DTO, 1),\ 62 SRII(PHASE, DP_DTO, 2),\ 63 SRII(PHASE, DP_DTO, 3),\ 64 SRII(PHASE, DP_DTO, 4),\ 65 SRII(PHASE, DP_DTO, 5),\ 81 SRII(PHASE, DP_DTO, 0),\ 82 SRII(PHASE, DP_DTO, 1),\ 90 SRII(PHASE, DP_DTO, 0),\ 91 SRII(PHASE, DP_DTO, 1),\ [all …]
|
D | dce_clock_source.c | 988 REG_WRITE(PHASE[inst], e->target_pixel_rate_khz * e->mult_factor); in dcn31_program_pix_clk() 992 REG_WRITE(PHASE[inst], pll_settings->actual_pix_clk_100hz * 100); in dcn31_program_pix_clk() 1199 clock_hz = REG_READ(PHASE[inst]); in get_pixel_clk_frequency_100hz() 1309 REG_WRITE(PHASE[inst], pixel_clk); in dcn20_override_dp_pix_clk() 1339 REG_WRITE(PHASE[inst], e->target_pixel_rate_khz * e->mult_factor); in dcn3_program_pix_clk() 1343 REG_WRITE(PHASE[inst], pll_settings->actual_pix_clk_100hz * 100); in dcn3_program_pix_clk()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn31/ |
D | dcn31_dccg.h | 55 DCCG_SRII(PHASE, DTBCLK_DTO, 0),\ 56 DCCG_SRII(PHASE, DTBCLK_DTO, 1),\ 57 DCCG_SRII(PHASE, DTBCLK_DTO, 2),\ 58 DCCG_SRII(PHASE, DTBCLK_DTO, 3),\
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/dccg/dcn314/ |
D | dcn314_dccg.h | 60 DCCG_SRII(PHASE, DTBCLK_DTO, 0),\ 61 DCCG_SRII(PHASE, DTBCLK_DTO, 1),\ 62 DCCG_SRII(PHASE, DTBCLK_DTO, 2),\ 63 DCCG_SRII(PHASE, DTBCLK_DTO, 3),\
|
/linux-6.12.1/sound/firewire/ |
D | Kconfig | 121 * TerraTec PHASE 24 FW/PHASE X24 FW/PHASE 88 Rack FW
|
/linux-6.12.1/drivers/gpu/drm/nouveau/dispnv50/ |
D | head917d.c | 44 NVVAL(NV917D, HEAD_SET_DITHER_CONTROL, PHASE, 0)); in head917d_dither()
|
D | headc37d.c | 100 NVVAL(NVC37D, HEAD_SET_DITHER_CONTROL, PHASE, 0)); in headc37d_dither()
|
D | head507d.c | 62 NVVAL(NV507D, HEAD_SET_DITHER_CONTROL, PHASE, 0)); in head507d_dither()
|
D | head907d.c | 91 NVVAL(NV907D, HEAD_SET_DITHER_CONTROL, PHASE, 0)); in head907d_dither()
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn32/ |
D | dcn32_resource.h | 196 SRII_ARR_2(PHASE, DP_DTO, 0, index), \ 197 SRII_ARR_2(PHASE, DP_DTO, 1, index), \ 198 SRII_ARR_2(PHASE, DP_DTO, 2, index), \ 199 SRII_ARR_2(PHASE, DP_DTO, 3, index), \ 1242 DCCG_SRII(PHASE, DTBCLK_DTO, 0), DCCG_SRII(PHASE, DTBCLK_DTO, 1), \ 1243 DCCG_SRII(PHASE, DTBCLK_DTO, 2), DCCG_SRII(PHASE, DTBCLK_DTO, 3), \
|
/linux-6.12.1/drivers/scsi/ |
D | FlashPoint.c | 499 #define PHASE BIT(13) macro 1806 && !((RDW_HARPOON((ioport + hp_intstat)) & PHASE) in FlashPoint_HandleInterrupt() 1833 (PROG_HLT | RSEL | PHASE | BUS_FREE)); in FlashPoint_HandleInterrupt() 1869 (PHASE | IUNKWN | PROG_HLT)); in FlashPoint_HandleInterrupt() 2057 (PROG_HLT | TIMEOUT | SEL | BUS_FREE | PHASE | in FPT_SccbMgr_bad_isr() 2644 WRW_HARPOON((port + hp_intstat), PHASE); in FPT_sres() 2649 WRW_HARPOON((port + hp_intstat), PHASE); in FPT_sres() 2722 (PHASE | RESET)) in FPT_sres() 2804 while (!(RDW_HARPOON((port + hp_intstat)) & (PHASE | RESET)) && in FPT_sres() 2814 WRW_HARPOON((port + hp_intstat), PHASE); in FPT_SendMsg() [all …]
|
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn401/ |
D | dcn401_resource.h | 631 DCCG_SRII(PHASE, DP_DTO, 0), DCCG_SRII(PHASE, DP_DTO, 1), \ 632 DCCG_SRII(PHASE, DP_DTO, 2), DCCG_SRII(PHASE, DP_DTO, 3), \
|
/linux-6.12.1/Documentation/networking/ |
D | can.rst | 1244 [ tq TQ prop-seg PROP_SEG phase-seg1 PHASE-SEG1 1245 phase-seg2 PHASE-SEG2 [ sjw SJW ] ] 1248 [ dtq TQ dprop-seg PROP_SEG dphase-seg1 PHASE-SEG1 1249 dphase-seg2 PHASE-SEG2 [ dsjw SJW ] ] 1268 PHASE-SEG1 := { 1..8 } 1269 PHASE-SEG2 := { 1..8 }
|
/linux-6.12.1/Documentation/scsi/ |
D | ChangeLog.sym53c8xx | 341 to testing for a PHASE. SYMBIOS say this feature is working fine.
|
D | sym53c8xx_2.rst | 141 LOAD/STORE and handles PHASE MISMATCH from SCRIPTS for devices that
|
D | ncr53c8xx.rst | 1233 have detected an expected disconnection (BUS FREE PHASE). For this process
|