Home
last modified time | relevance | path

Searched refs:OTG_H_TIMING_CNTL (Results 1 – 15 of 15) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/display/dc/optc/dcn401/
Ddcn401_optc.c124 REG_UPDATE(OTG_H_TIMING_CNTL, in optc401_set_odm_combine()
143 REG_UPDATE(OTG_H_TIMING_CNTL, in optc401_set_odm_combine()
155 REG_UPDATE(OTG_H_TIMING_CNTL, in optc401_set_odm_combine()
169 REG_UPDATE(OTG_H_TIMING_CNTL, in optc401_set_h_timing_div_manual_mode()
277 REG_UPDATE(OTG_H_TIMING_CNTL, in optc401_set_odm_bypass()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/optc/dcn314/
Ddcn314_optc.c100 REG_UPDATE(OTG_H_TIMING_CNTL, in optc314_set_odm_combine()
178 REG_UPDATE(OTG_H_TIMING_CNTL, in optc314_set_odm_bypass()
190 REG_UPDATE(OTG_H_TIMING_CNTL, in optc314_set_h_timing_div_manual_mode()
Ddcn314_optc.h46 SRI(OTG_H_TIMING_CNTL, OTG, inst),\
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/optc/dcn32/
Ddcn32_optc.c95 REG_UPDATE(OTG_H_TIMING_CNTL, in optc32_set_odm_combine()
135 REG_UPDATE(OTG_H_TIMING_CNTL, in optc32_set_h_timing_div_manual_mode()
242 REG_UPDATE(OTG_H_TIMING_CNTL, in optc32_set_odm_bypass()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/optc/dcn20/
Ddcn20_optc.c171 REG_WRITE(OTG_H_TIMING_CNTL, 0); in optc2_set_odm_bypass()
174 REG_UPDATE(OTG_H_TIMING_CNTL, in optc2_set_odm_bypass()
216 REG_SET(OTG_H_TIMING_CNTL, 0, OTG_H_TIMING_DIV_BY2, 1); in optc2_set_odm_combine()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/optc/dcn31/
Ddcn31_optc.c88 REG_SET(OTG_H_TIMING_CNTL, 0, OTG_H_TIMING_DIV_MODE, opp_cnt - 1); in optc31_set_odm_combine()
240 REG_SET(OTG_H_TIMING_CNTL, 0, in optc3_init_odm()
Ddcn31_optc.h45 SRI(OTG_H_TIMING_CNTL, OTG, inst),\
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/optc/dcn30/
Ddcn30_optc.c210 REG_UPDATE(OTG_H_TIMING_CNTL, in optc3_set_odm_bypass()
270 REG_SET(OTG_H_TIMING_CNTL, 0, OTG_H_TIMING_DIV_MODE, opp_cnt - 1); in optc3_set_odm_combine()
Ddcn30_optc.h47 SRI(OTG_H_TIMING_CNTL, OTG, inst),\
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/optc/dcn10/
Ddcn10_optc.h46 SRI(OTG_H_TIMING_CNTL, OTG, inst),\
118 uint32_t OTG_H_TIMING_CNTL; member
Ddcn10_optc.c324 REG_UPDATE(OTG_H_TIMING_CNTL, in optc1_program_timing()
327 REG_UPDATE(OTG_H_TIMING_CNTL, in optc1_program_timing()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/optc/dcn35/
Ddcn35_optc.c108 REG_UPDATE(OTG_H_TIMING_CNTL, OTG_H_TIMING_DIV_MODE, opp_cnt - 1); in optc35_set_odm_combine()
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn35/
Ddcn35_resource.h231 SRI_ARR(OTG_H_TIMING_CNTL, OTG, inst),\
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn401/
Ddcn401_resource.h490 SRI_ARR(OTG_H_TIMING_CNTL, OTG, inst), SRI_ARR(OTG_V_TOTAL, OTG, inst), \
/linux-6.12.1/drivers/gpu/drm/amd/display/dc/resource/dcn32/
Ddcn32_resource.h1008 SRI_ARR(OTG_H_TIMING_CNTL, OTG, inst), SRI_ARR(OTG_V_TOTAL, OTG, inst), \