Searched refs:MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 (Results 1 – 13 of 13) sorted by relevance
28 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x1b0b0
333 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x100b1
478 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x1b0b0
233 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x1b0b1 /* DIO_9 */
740 #define MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x258 0x628 0x000 0x5 0x0 macro
125 #define MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x094 0x3a8 0x000 0x5 0x0 macro
468 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x0001b099
275 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x100b1 /* HD1_SPI_CS */
614 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x1b0b0
533 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x15059 /*WL_IRQ*/
697 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x1b0b0 /* USB power */
556 fsl,pins = <MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x400120b0>;
1227 MX6QDL_PAD_CSI0_PIXCLK__GPIO5_IO18 0x1b0b0