Searched refs:MTL_GSC_HECI1_BASE (Results 1 – 8 of 8) sorted by relevance
/linux-6.12.1/drivers/gpu/drm/xe/ |
D | xe_gsc.c | 182 return xe_mmio_read32(gt, HECI_FWSTS1(MTL_GSC_HECI1_BASE)) & in gsc_fw_is_loaded() 193 return xe_mmio_wait32(gt, HECI_FWSTS1(MTL_GSC_HECI1_BASE), in gsc_fw_wait() 616 xe_mmio_read32(gt, HECI_FWSTS1(MTL_GSC_HECI1_BASE)), in xe_gsc_print_info() 617 xe_mmio_read32(gt, HECI_FWSTS2(MTL_GSC_HECI1_BASE)), in xe_gsc_print_info() 618 xe_mmio_read32(gt, HECI_FWSTS3(MTL_GSC_HECI1_BASE)), in xe_gsc_print_info() 619 xe_mmio_read32(gt, HECI_FWSTS4(MTL_GSC_HECI1_BASE)), in xe_gsc_print_info() 620 xe_mmio_read32(gt, HECI_FWSTS5(MTL_GSC_HECI1_BASE)), in xe_gsc_print_info() 621 xe_mmio_read32(gt, HECI_FWSTS6(MTL_GSC_HECI1_BASE))); in xe_gsc_print_info()
|
D | xe_huc.c | 224 HECI_FWSTS5(MTL_GSC_HECI1_BASE),
|
D | xe_gsc_proxy.c | 68 u32 fwsts1 = xe_mmio_read32(gt, HECI_FWSTS1(MTL_GSC_HECI1_BASE)); in xe_gsc_proxy_init_done()
|
/linux-6.12.1/drivers/gpu/drm/xe/regs/ |
D | xe_gsc_regs.h | 16 #define MTL_GSC_HECI1_BASE 0x00116000 macro
|
/linux-6.12.1/drivers/gpu/drm/i915/gt/uc/ |
D | intel_gsc_fw.c | 19 u32 fw_status = intel_uncore_read(uncore, HECI_FWSTS(MTL_GSC_HECI1_BASE, 1)); in gsc_is_in_reset() 33 fw_status = intel_uncore_read(uncore, HECI_FWSTS(MTL_GSC_HECI1_BASE, 1)); in gsc_uc_get_fw_status() 356 HECI_FWSTS(MTL_GSC_HECI1_BASE, 1), in gsc_fw_wait()
|
D | intel_gsc_uc.c | 354 HECI_FWSTS(MTL_GSC_HECI1_BASE, i)); in intel_gsc_uc_load_status()
|
D | intel_huc.c | 314 huc->status[INTEL_HUC_AUTH_BY_GSC].reg = HECI_FWSTS(MTL_GSC_HECI1_BASE, 5); in intel_huc_init_early()
|
/linux-6.12.1/drivers/gpu/drm/i915/ |
D | i915_reg.h | 324 #define MTL_GSC_HECI1_BASE 0x00116000 macro
|