Home
last modified time | relevance | path

Searched refs:MMHUB_HWIP (Results 1 – 22 of 22) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/
Dmmhub_v2_0.c154 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v2_0_print_l2_protection_fault_status()
571 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v2_0_update_medium_grain_clock_gating()
604 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v2_0_update_medium_grain_clock_gating()
628 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v2_0_update_medium_grain_light_sleep()
654 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v2_0_set_clockgating()
679 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v2_0_get_clockgating()
Ddimgrey_cavefish_reg_init.c37 adev->reg_offset[MMHUB_HWIP][i] = (uint32_t *)(&(MMHUB_BASE.instance[i])); in dimgrey_cavefish_reg_base_init()
Daldebaran_reg_init.c36 adev->reg_offset[MMHUB_HWIP][i] = (uint32_t *)(&(MMHUB_BASE.instance[i])); in aldebaran_reg_base_init()
Darct_reg_init.c36 adev->reg_offset[MMHUB_HWIP][i] = (uint32_t *)(&(MMHUB_BASE.instance[i])); in arct_reg_base_init()
Dvega10_reg_init.c36 adev->reg_offset[MMHUB_HWIP][i] = (uint32_t *)(&(MMHUB_BASE.instance[i])); in vega10_reg_base_init()
Dvega20_reg_init.c36 adev->reg_offset[MMHUB_HWIP][i] = (uint32_t *)(&(MMHUB_BASE.instance[i])); in vega20_reg_base_init()
Dumsch_mm_v4_0.c295 memcpy(set_hw_resources.mmhub_base, adev->reg_offset[MMHUB_HWIP][0], in umsch_mm_v4_0_set_hw_resources()
298 IP_VERSION_MAJ_MIN_REV(amdgpu_ip_version(adev, MMHUB_HWIP, 0)); in umsch_mm_v4_0_set_hw_resources()
Damdgpu_discovery.c212 [MMHUB_HWIP] = MMHUB_HWID,
2434 adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 0, 0); in amdgpu_discovery_set_ip_blocks()
2456 adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 3, 0); in amdgpu_discovery_set_ip_blocks()
2480 adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 2, 0); in amdgpu_discovery_set_ip_blocks()
2496 adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 1, 0); in amdgpu_discovery_set_ip_blocks()
2517 adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 4, 0); in amdgpu_discovery_set_ip_blocks()
2541 adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 4, 1); in amdgpu_discovery_set_ip_blocks()
2569 adev->ip_versions[MMHUB_HWIP][0] = IP_VERSION(9, 4, 2); in amdgpu_discovery_set_ip_blocks()
Dgmc_v11_0.c242 hub_ip = (vmhub == AMDGPU_GFXHUB(0)) ? GC_HWIP : MMHUB_HWIP; in gmc_v11_0_flush_gpu_tlb()
570 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in gmc_v11_0_set_mmhub_funcs()
Dgmc_v12_0.c211 GC_HWIP : MMHUB_HWIP; in gmc_v12_0_flush_vm_hub()
586 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in gmc_v12_0_set_mmhub_funcs()
Dgmc_v10_0.c281 hub_ip = (vmhub == AMDGPU_GFXHUB(0)) ? GC_HWIP : MMHUB_HWIP; in gmc_v10_0_flush_gpu_tlb()
601 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in gmc_v10_0_set_mmhub_funcs()
Dgmc_v9_0.c689 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in gmc_v9_0_process_interrupt()
1476 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in gmc_v9_0_set_mmhub_funcs()
1494 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in gmc_v9_0_set_mmhub_ras_funcs()
2232 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in gmc_v9_0_init_golden_registers()
Damdgpu_dev_coredump.c49 [MMHUB_HWIP] = "MMHUB",
Dmmhub_v3_0_1.c111 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v3_0_1_print_l2_protection_fault_status()
Dmmhub_v2_3.c93 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v2_3_print_l2_protection_fault_status()
Dmmhub_v3_3.c103 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v3_3_print_l2_protection_fault_status()
Dmmhub_v3_0.c110 switch (amdgpu_ip_version(adev, MMHUB_HWIP, 0)) { in mmhub_v3_0_print_l2_protection_fault_status()
Dmmhub_v4_1_0.c111 switch (adev->ip_versions[MMHUB_HWIP][0]) { in mmhub_v4_1_0_print_l2_protection_fault_status()
Damdgpu_virt.c989 case MMHUB_HWIP: in amdgpu_virt_get_rlcg_reg_access_flag()
Damdgpu.h705 MMHUB_HWIP, enumerator
Dmes_v12_0.c603 adev->reg_offset[MMHUB_HWIP][0][i]; in mes_v12_0_set_hw_resources()
Dmes_v11_0.c669 adev->reg_offset[MMHUB_HWIP][0][i]; in mes_v11_0_set_hw_resources()