Home
last modified time | relevance | path

Searched refs:LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT (Results 1 – 12 of 12) sorted by relevance

/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/dce/
Ddce_6_0_sh_mask.h7632 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT 0x00000008 macro
Ddce_8_0_sh_mask.h3184 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT 0x8 macro
Ddce_10_0_sh_mask.h3106 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT 0x8 macro
Ddce_11_0_sh_mask.h3176 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT 0x8 macro
Ddce_11_2_sh_mask.h3424 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT 0x8 macro
Ddce_12_0_sh_mask.h9248 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT macro
/linux-6.12.1/drivers/gpu/drm/amd/include/asic_reg/dcn/
Ddcn_3_0_3_sh_mask.h21268 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT macro
Ddcn_2_1_0_sh_mask.h43233 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT macro
Ddcn_1_0_sh_mask.h39999 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT macro
Ddcn_3_0_2_sh_mask.h42555 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT macro
Ddcn_2_0_0_sh_mask.h48742 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT macro
Ddcn_3_0_0_sh_mask.h49170 #define LVTMA_PWRSEQ_CNTL__LVTMA_SYNCEN__SHIFT macro