Home
last modified time | relevance | path

Searched refs:LOONGARCH_CSR_PGDL (Results 1 – 9 of 9) sorted by relevance

/linux-6.12.1/arch/loongarch/power/
Dsuspend.c34 saved_regs.pgd = csr_read64(LOONGARCH_CSR_PGDL); in loongarch_common_suspend()
53 csr_write64(saved_regs.pgd, LOONGARCH_CSR_PGDL); in loongarch_common_resume()
/linux-6.12.1/arch/loongarch/kvm/
Dswitch.S64 csrrd t0, LOONGARCH_CSR_PGDL
73 csrwr t0, LOONGARCH_CSR_PGDL
151 csrwr t0, LOONGARCH_CSR_PGDL
Dmain.c63 set_gcsr_hw_flag(LOONGARCH_CSR_PGDL); in kvm_init_gcsr_flag()
Dvcpu.c1575 kvm_restore_hw_gcsr(csr, LOONGARCH_CSR_PGDL); in _kvm_vcpu_load()
1661 kvm_save_hw_gcsr(csr, LOONGARCH_CSR_PGDL); in _kvm_vcpu_put()
/linux-6.12.1/arch/loongarch/include/asm/
Dkvm_csr.h71 #define read_gcsr_pgdl() gcsr_read(LOONGARCH_CSR_PGDL)
72 #define write_gcsr_pgdl(val) gcsr_write(val, LOONGARCH_CSR_PGDL)
Dmmu_context.h83 : [asid_reg] "i" (LOONGARCH_CSR_ASID), [pgdl_reg] "i" (LOONGARCH_CSR_PGDL) in atomic_update_pgd_asid()
Dloongarch.h352 #define LOONGARCH_CSR_PGDL 0x19 /* Page table base address when VA[VALEN-1] = 0 */ macro
/linux-6.12.1/arch/loongarch/mm/
Dtlbex.S59 csrrd t1, LOONGARCH_CSR_PGDL
215 csrrd t1, LOONGARCH_CSR_PGDL
374 csrrd t1, LOONGARCH_CSR_PGDL
Dtlb.c235 csr_write64((long)invalid_pg_dir, LOONGARCH_CSR_PGDL); in setup_ptwalker()