Home
last modified time | relevance | path

Searched refs:IMX6QDL_CLK_PLL2_PFD2_396M (Results 1 – 5 of 5) sorted by relevance

/linux-6.12.1/arch/arm/boot/dts/nxp/imx/
Dimx6q-logicpd.dts67 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
68 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>;
Dimx6q.dtsi43 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
80 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
115 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
150 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
Dimx6dl.dtsi38 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
71 <&clks IMX6QDL_CLK_PLL2_PFD2_396M>,
/linux-6.12.1/include/dt-bindings/clock/
Dimx6qdl-clock.h15 #define IMX6QDL_CLK_PLL2_PFD2_396M 6 macro
/linux-6.12.1/drivers/clk/imx/
Dclk-imx6q.c158 case IMX6QDL_CLK_PLL2_PFD2_396M: in ldb_di_sel_by_clock_id()
351 hws[IMX6QDL_CLK_PLL2_PFD2_396M]->clk)) { in init_ldb_clks()
404 hws[IMX6QDL_CLK_PLL2_PFD2_396M]->clk) in disable_anatop_clocks()
579 …hws[IMX6QDL_CLK_PLL2_PFD2_396M] = imx_clk_hw_pfd("pll2_pfd2_396m", "pll2_bus", base + 0x100, 2… in imx6q_clocks_init()
946 clk_set_parent(hws[IMX6QDL_CLK_ENFC_SEL]->clk, hws[IMX6QDL_CLK_PLL2_PFD2_396M]->clk); in imx6q_clocks_init()