Searched refs:GEN7_MISCCPCTL (Results 1 – 8 of 8) sorted by relevance
/linux-6.12.1/drivers/gpu/drm/i915/ |
D | intel_clock_gating.c | 329 misccpctl = intel_uncore_rmw(&i915->uncore, GEN7_MISCCPCTL, in gen8_set_l3sqc_credits() 344 intel_uncore_write(&i915->uncore, GEN7_MISCCPCTL, misccpctl); in gen8_set_l3sqc_credits() 407 intel_uncore_rmw(&i915->uncore, GEN7_MISCCPCTL, in skl_init_clock_gating()
|
D | vlv_suspend.c | 148 s->misccpctl = intel_uncore_read(uncore, GEN7_MISCCPCTL); in vlv_save_gunit_s0ix_state() 233 intel_uncore_write(uncore, GEN7_MISCCPCTL, s->misccpctl); in vlv_restore_gunit_s0ix_state()
|
D | i915_irq.c | 195 misccpctl = intel_uncore_rmw(&dev_priv->uncore, GEN7_MISCCPCTL, in ivb_parity_work() 197 intel_uncore_posting_read(&dev_priv->uncore, GEN7_MISCCPCTL); in ivb_parity_work() 239 intel_uncore_write(&dev_priv->uncore, GEN7_MISCCPCTL, misccpctl); in ivb_parity_work()
|
D | i915_perf.c | 2393 intel_uncore_rmw(uncore, GEN7_MISCCPCTL, in hsw_enable_metric_set() 2409 intel_uncore_rmw(uncore, GEN7_MISCCPCTL, in hsw_disable_metric_set()
|
D | intel_gvt_mmio_table.c | 809 MMIO_D(GEN7_MISCCPCTL); in iterate_bdw_plus_mmio()
|
/linux-6.12.1/drivers/gpu/drm/i915/gt/uc/ |
D | intel_guc_fw.c | 43 intel_uncore_rmw(uncore, GEN7_MISCCPCTL, 0, in guc_prepare_xfer()
|
/linux-6.12.1/drivers/gpu/drm/i915/gt/ |
D | intel_workarounds.c | 1494 wa_add(wal, GEN7_MISCCPCTL, GEN12_DOP_CLOCK_GATE_RENDER_ENABLE, in gen12_gt_workarounds_init() 1537 wa_add(wal, GEN7_MISCCPCTL, GEN12_DOP_CLOCK_GATE_RENDER_ENABLE, in dg2_gt_workarounds_init() 1570 wa_write_clr(wal, GEN7_MISCCPCTL, GEN12_DOP_CLOCK_GATE_RENDER_ENABLE); in xelpg_gt_workarounds_init()
|
D | intel_gt_regs.h | 704 #define GEN7_MISCCPCTL _MMIO(0x9424) macro
|