Home
last modified time | relevance | path

Searched refs:CONTEXT1_IDENTITY_ACCESS_MODE (Results 1 – 25 of 28) sorted by relevance

12

/linux-6.12.1/drivers/gpu/drm/amd/amdgpu/
Dgfxhub_v1_0.c186 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v1_0_init_cache_regs()
Dgfxhub_v2_0.c223 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v2_0_init_cache_regs()
Dgfxhub_v3_0_3.c229 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v3_0_3_init_cache_regs()
Dgfxhub_v3_0.c224 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v3_0_init_cache_regs()
Dgfxhub_v12_0.c232 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v12_0_init_cache_regs()
Dmmhub_v3_0_2.c242 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v3_0_2_init_cache_regs()
Dgfxhub_v11_5_0.c227 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v11_5_0_init_cache_regs()
Dmmhub_v3_0_1.c243 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v3_0_1_init_cache_regs()
Dmmhub_v2_0.c294 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v2_0_init_cache_regs()
Dmmhub_v2_3.c218 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v2_3_init_cache_regs()
Dmmhub_v3_3.c239 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v3_3_init_cache_regs()
Dmmhub_v3_0.c250 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v3_0_init_cache_regs()
Dmmhub_v4_1_0.c251 tmp = REG_SET_FIELD(tmp, MMVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v4_1_0_init_cache_regs()
Dmmhub_v1_8.c238 CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v1_8_init_cache_regs()
Dgfxhub_v1_2.c235 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v1_2_xcc_init_cache_regs()
Dmmhub_v1_0.c172 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v1_0_init_cache_regs()
Dgfxhub_v2_1.c229 tmp = REG_SET_FIELD(tmp, GCVM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gfxhub_v2_1_init_cache_regs()
Dgmc_v7_0.c627 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gmc_v7_0_gart_enable()
Dmmhub_v1_7.c190 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in mmhub_v1_7_init_cache_regs()
Dgmc_v8_0.c842 tmp = REG_SET_FIELD(tmp, VM_L2_CNTL, CONTEXT1_IDENTITY_ACCESS_MODE, 1); in gmc_v8_0_gart_enable()
Dsid.h378 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) macro
/linux-6.12.1/drivers/gpu/drm/radeon/
Dni.c1273 CONTEXT1_IDENTITY_ACCESS_MODE(1)); in cayman_pcie_gart_enable()
1352 CONTEXT1_IDENTITY_ACCESS_MODE(1)); in cayman_pcie_gart_disable()
Dnid.h110 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 18) macro
Dsid.h377 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) macro
Dcikd.h495 #define CONTEXT1_IDENTITY_ACCESS_MODE(x) (((x) & 3) << 19) macro

12