Home
last modified time | relevance | path

Searched refs:CLK_VPP1_SVPP2_MDP_TDSHP (Results 1 – 5 of 5) sorted by relevance

/linux-6.12.1/drivers/clk/mediatek/
Dclk-mt8188-vpp1.c56 GATE_VPP1_0(CLK_VPP1_SVPP2_MDP_TDSHP, "vpp1_svpp2_mdp_tdshp", "top_vpp", 22),
Dclk-mt8195-vpp1.c74 GATE_VPP1_1(CLK_VPP1_SVPP2_MDP_TDSHP, "vpp1_svpp2_mdp_tdshp", "top_vpp", 8),
/linux-6.12.1/include/dt-bindings/clock/
Dmediatek,mt8188-clk.h462 #define CLK_VPP1_SVPP2_MDP_TDSHP 22 macro
Dmt8195-clk.h584 #define CLK_VPP1_SVPP2_MDP_TDSHP 40 macro
/linux-6.12.1/arch/arm64/boot/dts/mediatek/
Dmt8195.dtsi2452 clocks = <&vppsys1 CLK_VPP1_SVPP2_MDP_TDSHP>;